S5PC110_UM
10 9BHIGH-DEFINITION MULTIMEDIA INTERFACE
10-29
Register
Address
R/W
Description
Reset Value
I2S_CH2_L_1 0xFA14_00A8
R
Specifies
the I2S PCM output data register.
0x00
I2S_CH2_L_2 0xFA14_00AC
R
Specifies
the I2S PCM output data register.
0x00
I2S_CH2_L_3 0xFA14_00B0
R
Specifies
the I2S PCM output data register.
0x00
I2S_CH2_R_0 0xFA14_00B4
R
Specifies
the I2S PCM output data register.
0x00
I2S_CH2_R_1 0xFA14_00B8
R
Specifies
the I2S PCM output data register.
0x00
I2S_CH2_R_2 0xFA14_00BC
R
Specifies
the I2S PCM output data register.
0x00
I2S_Ch2_R_3 0xFA14_00C0
R
Specifies
the I2S PCM output data register.
0x00
I2S_CH3_L_0 0xFA14_00C4
R
Specifies
the I2S PCM output data register.
0x00
I2S_CH3_L_1 0xFA14_00C8
R
Specifies
the I2S PCM output data register.
0x00
I2S_CH3_L_2 0xFA14_00CC
R
Specifies
the I2S PCM output data register.
0x00
I2S_CH3_R_0 0xFA14_00D0
R
Specifies
the I2S PCM output data register.
0x00
I2S_CH3_R_1 0xFA14_00D4
R
Specifies
the I2S PCM output data register.
0x00
I2S_CH3_R_2 0xFA14_00D8
R
Specifies
the I2S PCM output data register.
0x00
I2S_CUV_L_R 0xFA14_00DC
R
Specifies
the I2S CUV output data register.
0x00
Timing Generator Registers (TG Configure/Status Registers)
TG_CMD
0xFA15_0000
R/W
Specifies the command register.
0x00
TG_H_FSZ_L
0xFA15_0018
R/W
Specifies the horizontal full size.
0x72
TG_H_FSZ_H 0xFA15_001C
R/W
Specifies the horizontal full size.
0x06
TG_HACT_ST_L 0xFA15_0020
R/W
Specifies
the horizontal active start.
0x05
TG_ HACT_ST_H
0xFA15_0024
R/W
Specifies the horizontal active start.
0x01
TG_ HACT_SZ_L
0xFA15_0028
R/W
Specifies the horizontal active size.
0x00
TG_ HACT_SZ_H
0xFA15_002C
R/W
Specifies the horizontal active size.
0x05
TG_V_FSZ_L
0xFA15_0030
R/W
Specifies the vertical full line size.
0xEE
TG_V_FSZ_H 0xFA15_0034
R/W
Specifies
the vertical full line size.
0x02
TG_VSYNC_L 0xFA15_0038
R/W
Specifies the vertical sync position.
0x01
TG_VSYNC_H 0xFA15_003C
R/W
Specifies the vertical sync position.
0x00
TG_VSYNC2_L 0xFA15_0040
R/W
Specifies the vertical sync position for bottom
field.
0x33
TG_VSYNC2_H 0xFA15_0044 R/W
Specifies
the vertical sync position for bottom
field.
0x02
TG_VACT_ST_L 0xFA15_0048
R/W
Specifies
the vertical sync active start
position.
0x1a
TG_VACT_ST_H 0xFA15_004C
R/W
Specifies
the vertical sync active start
position.
0x00
TG_VACT_SZ_L
0xFA15_0050
R/W
Specifies the vertical active size.
0xd0
TG_VACT_SZ_H
0xFA15_0054
R/W
Specifies the vertical active size.
0x02
TG_FIELD_CHG_L
0xFA15_0058
R/W
Specifies the HDMI field change position.
0x33
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...