S5PC110_UM
5 USB2.0 HS OTG
5-83
DIEPCTLn/
DOEPCTLn
Bit
Description
R/W
Initial State
•
2'b01: Isochronous
•
2'b10: Bulk
•
2'b11: Interrupt
NAKsts
[17] NAK Status
Applies to IN and OUT endpoints.
Indicates the following:
•
1’b0: The core is transmitting non-NAK handshakes based on
the FIFO status.
•
1’b1: The core is transmitting NAK handshakes on this endpoint.
When either the application or the core sets this bit:
•
The core stops receiving any data on an OUT endpoint, even if
there is space in the RxFIFO to accommodate the incoming
packet.
•
For non-isochronous IN endpoints: The core stops transmitting
any data on an IN endpoint, even if there data is available in the
TxFIFO.
•
For isochronous IN endpoints: The core sends out a zero-length
data packet, even if there data is available in the TxFIFO.
Irrespective of this bit’s setting, the core always responds to
SETUP data packets with an ACK handshake.
R 1'b0
DPID
[16] Endpoint Data PID
Applies to interrupt/bulk IN and OUT endpoints only. Contains the
PID of the packet to be received or transmitted on this endpoint.
The application must program the PID of the first packet to be
received or transmitted on this endpoint, after the endpoint is
activated. The applications use the SetD1PID and SetD0PID
fields of this register to program either DATA0 or DATA1 PID.
•
1’b0: DATA0
•
1’b1: DATA1 This field is applicable both for Scatter/Gather
DMA mode and non- Scatter/Gather DMA mode.
R 1'b0
EO_FrNum
Even/ Odd (Micro) Frame
In non-Scatter/Gather DMA mode: Applies to isochronous IN and
OUT endpoints only. Indicates the (micro) frame number in which
the core transmits/receives isochronous data for this endpoint.
The application must program the even/odd (micro) frame number
in which it intends to transmit/receive isochronous data for this
endpoint using the SetEvnFr and SetOddFr fields in this register.
•
1’b0: Even (micro) frame
•
1’b1: Odd (micro) frame When Scatter/Gather DMA mode is
enabled, this field is reserved. The frame number in which to send
data is provided in the transmit descriptor structure. The frame in
which data is received is updated in receive descriptor structure.
USBActEP
[15]
USB Active Endpoint
Applies to IN and OUT endpoints.
Indicates whether this endpoint is active in the current
configuration and interface. The core clears this bit for all
endpoints after detecting a USB reset. After receiving the
R_W_
SC
1'b0
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...