S5PC110_UM
5 USB2.0 HS OTG
5-11
5.8 REGISTER DESCRIPTION
5.8.1 REGISTER MAP
Table 5-1 Register Summary of HS USB PHY Controller
Register
Address
R/W
Description
Reset Value
USB PHY Control Registers
UPHYPWR
0xEC10_0000 R/W Specifies the USB PHY Power Control Register
0x0000_01F9
UPHYCLK
0xEC10_0004 R/W Specifies the USB PHY Clock Control Register
0x0000_0000
URSTCON 0xEC10_0008
R/W
Specifies
the
USB Reset Control Register
0x0000_0009
UPHYTUNE1 0xEC10_0020
R/W
Specifies
the USB PHY1 Tuning Register
0x0009_19B3
UPHYTUNE0 0xEC10_0024
R/W
Specifies
the USB PHY0 Tuning Register
0x0009_19B3
OTG LINK Core Registers (Core Global Registers)
GOTGCTL
0xEC00_0000 R/W Specifies the OTG Control and Status Register
0x0001_0000
GOTGINT
0xEC00_0004 R/W Specifies the OTG Interrupt Register
0x0000_0000
GAHBCFG
0xEC00_0008 R/W Specifies the Core AHB Configuration Register
0x0000_0000
GUSBCFG
0xEC00_000C R/W Specifies the Core USB Configuration Register 0x0000_1408
GRSTCTL 0xEC00_0010
R/W
Specifies
the Core Reset Register
0x8000_0000
GINTSTS 0xEC00_0014
R/W
Specifies
the
Core Interrupt Register
0x0400_0020
GINTMSK
0xEC00_0018 R/W Specifies the Core Interrupt Mask Register
0x0000_0000
GRXSTSR
0xEC00_001C
R
Specifies the Receive Status Debug Read Register
-
GRXSTSP
0xEC00_0020
R
Specifies the Receive Status Read/Pop Register
-
GRXFSIZ
0xEC00_0024 R/W Specifies the Receive FIFO Size Register
0x0000_1F00
GNPTXFSIZ
0xEC00_0028 R/W Specifies the Non-Periodic Transmit FIFO Size
Register
0x1F00_1F00
GNPTXSTS
0xEC00_002C
R
Specifies the Non-Periodic Transmit FIFO/Queue
Status Register
0x0008_1F00
GLPMCFG
0xEC00_0054 R/W Specifies the Core LPM configuration Register
0x0000_0000
HPTXFSIZ 0xEC00_0100
R/W
Specifies
the
Host Periodic Transmit FIFO Size
Register
0x0300_5A00
DIEPTXF1
0xEC00_0104 R/W Specifies the Device IN Endpoint Transmit FIFO-1
Size Register
0x0300_2200
DIEPTXF2
0xEC00_0108 R/W Specifies the Device IN Endpoint Transmit FIFO-2
Size Register
0x0300_2500
DIEPTXF3
0xEC00_010C R/W Specifies the Device IN Endpoint Transmit FIFO-3
Size Register
0x0300_2800
DIEPTXF4
0xEC00_0110 R/W Specifies the Device IN Endpoint Transmit FIFO-4
Size Register
0x0300_2B00
DIEPTXF5
0xEC00_0114 R/W Specifies the Device IN Endpoint Transmit FIFO-5
Size Register
0x0300_2E00
DIEPTXF6
0xEC00_0118 R/W Specifies the Device IN Endpoint Transmit FIFO-6
0x0300_3100
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...