S5PC110_UM
7 SD/MMC CONTROLLER
7-31
Register
Address
R/W
Description
Reset Value
ERRINTSTSEN1 0xEB10_0036 R/W
Error
Interrupt Status Enable Register
(Channel 1)
0x0
NORINTSIGEN1 0xEB10_0038 R/W
Normal
Interrupt Signal Enable Register
(Channel 1)
0x0
ERRINTSIGEN1 0xEB10_003A
R/W
Error
Interrupt Signal Enable Register
(Channel 1)
0x0
ACMD12ERRSTS1 0xEB10_003C ROC Auto
CMD12
error status register (channel 1)
0x0
CAPAREG1 0xEB10_0040
HWInit
Capabilities Register (Channel 1)
0x05E80080
MAXCURR1
0xEB10_0048
HWInit
Maximum Current Capabilities Register
(Channel 1)
0x0
FEAER1 0xEB10_0050
W
Force
Event
Auto CMD12 Error Interrupt
Register (Channel 1)
0x0000
FEERR1 0xEB10_0052
W
Force
Event
Error Interrupt Register Error
Interrupt (Channel 1)
0x0000
ADMAERR1 0xEB10_0054
R/W
ADMA
Error
Status Register (Channel 1)
0x00
ADMASYSADDR1 0xEB10_0058 R/W ADMA
System
Address Register (Channel 1)
0x00
CONTROL2_1
0xEB10_0080
R/W
Control register 2 (Channel 1)
0x0
CONTROL3_1
0xEB10_0084
R/W
FIFO Interrupt Control (Control Register 3)
(Channel 1)
0x7F5F3F1F
CONTROL4_1
0xEB10_008C
R/W
Control register 4 (Channel 1)
0x0
HCVER1 0xEB10_00FE
HWInit
Host
Controller Version Register (Channel 1)
0x2401
SDMASYSAD2 0xEB20_0000
R/W
SDMA
System
Address register (Channel 2)
0x0
BLKSIZE2
0xEB20_0004
R/W
Host DMA Buffer Boundary and Transfer
Block Size Register (Channel 2)
0x0
BLKCNT2
0xEB20_0006
R/W
Blocks count for current transfer (channel 2)
0x0
ARGUMENT2 0xEB20_0008
R/W
Command
Argument Register (Channel 2)
0x0
TRNMOD2
0xEB20_000C
R/W
Transfer Mode Setting Register (Channel 2)
0x0
CMDREG2
0xEB20_000E
R/W
Command Register (Channel 2)
0x0
RSPREG0_2
0xEB20_0010
ROC
Response Register 0 (Channel 2)
0x0
RSPREG1_2
0xEB20_0014
ROC
Response Register 1 (Channel 2)
0x0
RSPREG2_2
0xEB20_0018
ROC
Response Register 2 (Channel 2)
0x0
RSPREG3_2
0xEB20_001C
ROC
Response Register 3 (Channel 2)
0x0
BDATA2
0xEB20_0020
R/W
Buffer Data Register (Channel 2)
0x0
PRNSTS2 0xEB20_0024
R/ROC
Present
State Register (Channel 2)
0x000A0000
HOSTCTL2
0xEB20_0028
R/W
Present State Register (Channel 2)
0x0
PWRCON2
0xEB20_0029
R/W
Present State Register (Channel 2)
0x0
BLKGAP2 0xEB20_002A
R/W
Block
Gap
Control Register (Channel 2)
0x0
WAKCON2
0xEB20_002B
R/W
Wakeup Control Register (Channel 2)
0x0
CLKCON2 0xEB20_002C
R/W
Command
Register (Channel 2)
0x0
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...