S5PC110_UM
5 USB2.0 HS OTG
5-14
Register
Address
R/W
Description
Reset Value
HCCHAR5 0xEC00_05A0
R/W
Specifies
the Host Channel 5 Characteristics
Register
0x0000_0000
HCSPLT5
0xEC00_05A4 R/W Specifies the Host Channel 5 Spilt Control Register 0x0000_0000
HCINT5
0xEC00_05A8 R/W Specifies the Host Channel 5 Interrupt Register
0x0000_0000
HCINTMSK5
0xEC00_05AC R/W Specifies the Host Channel 5 Interrupt Mask
Register
0x0000_0000
HCTSIZ5
0xEC00_05B0 R/W Specifies the Host Channel 5 Transfer Size
Register
0x0000_0000
HCDMA5 0xEC00_05B4
R/W
Specifies
the Host Channel 5 DMA Address
Register
0x0000_0000
HCCHAR6 0xEC00_05C0
R/W
Specifies
the Host Channel 6 Characteristics
Register
0x0000_0000
HCSPLT6
0xEC00_05C4 R/W Specifies the Host Channel 6 Spilt Control Register 0x0000_0000
HCINT6
0xEC00_05C8 R/W Specifies the Host Channel 6 Interrupt Register
0x0000_0000
HCINTMSK6
0xEC00_05CC R/W Specifies the Host Channel 6 Interrupt Mask
Register
0x0000_0000
HCTSIZ6
0xEC00_05D0 R/W Specifies the Host Channel 6 Transfer Size
Register
0x0000_0000
HCDMA6 0xEC00_05D4
R/W
Specifies
the Host Channel 6 DMA Address
Register
0x0000_0000
HCCHAR7 0xEC00_05E0
R/W
Specifies
the Host Channel 7 Characteristics
Register
0x0000_0000
HCSPLT7
0xEC00_05E4 R/W Specifies the Host Channel 7 Spilt Control Register 0x0000_0000
HCINT7
0xEC00_05E8 R/W Specifies the Host Channel 7 Interrupt Register
0x0000_0000
HCINTMSK7
0xEC00_05EC R/W Specifies the Host Channel 7 Interrupt Mask
Register
0x0000_0000
HCTSIZ7
0xEC00_05F0 R/W Specifies the Host Channel 7 Transfer Size
Register
0x0000_0000
HCDMA7 0xEC00_05F4
R/W
Specifies
the Host Channel 7 DMA Address
Register
0x0000_0000
HCCHAR8 0xEC00_0600
R/W
Specifies
the Host Channel 8 Characteristics
Register
0x0000_0000
HCSPLT8
0xEC00_0604 R/W Specifies the Host Channel 8 Spilt Control Register 0x0000_0000
HCINT8
0xEC00_0608 R/W Specifies the Host Channel 8 Interrupt Register
0x0000_0000
HCINTMSK8
0xEC00_060C R/W Specifies the Host Channel 8 Interrupt Mask
Register
0x0000_0000
HCTSIZ8
0xEC00_0610 R/W Specifies the Host Channel 8 Transfer Size
Register
0x0000_0000
HCDMA8 0xEC00_0614
R/W
Specifies
the Host Channel 8 DMA Address
Register
0x0000_0000
HCCHAR9
0xEC00_0620 R/W Specifies the Host Channel 9 Characteristics
0x0000_0000
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...