S5PC110_UM
1 VECTORED INTERRUPT CONTROLLER
1-10
Register
Address
R/W
Description
Reset Value
VIC1PRIORITYDAISY 0xF210_0028
R/W Specifies the Vector Priority Register for
Daisy Chain
0xF
VIC1VECTADDR0 0xF210_0100
R/W Specifies
the Vector Address 0 Register
0x00000000
VIC1VECTADDR1 0xF210_0104
R/W Specifies
the Vector Address 1 Register
0x00000000
VIC1VECTADDR2 0xF210_0108
R/W Specifies
the Vector Address 2 Register
0x00000000
VIC1VECTADDR3 0xF210_010C
R/W Specifies
the Vector Address 3 Register
0x00000000
VIC1VECTADDR4 0xF210_0110
R/W Specifies
the Vector Address 4 Register
0x00000000
VIC1VECTADDR5 0xF210_0114
R/W Specifies
the Vector Address 5 Register
0x00000000
VIC1VECTADDR6 0xF210_0118
R/W Specifies
the Vector Address 6 Register
0x00000000
VIC1VECTADDR7 0xF210_011C
R/W Specifies
the Vector Address 7 Register
0x00000000
VIC1VECTADDR8 0xF210_0120
R/W Specifies
the Vector Address 8 Register
0x00000000
VIC1VECTADDR9 0xF210_0124
R/W Specifies
the Vector Address 9 Register
0x00000000
VIC1VECTADDR10 0xF210_0128
R/W Specifies
the Vector Address 10 Register 0x00000000
VIC1VECTADDR11 0xF210_012C
R/W Specifies
the Vector Address 11 Register 0x00000000
VIC1VECTADDR12 0xF210_0130
R/W Specifies
the Vector Address 12 Register 0x00000000
VIC1VECTADDR13 0xF210_0134
R/W Specifies
the Vector Address 13 Register 0x00000000
VIC1VECTADDR14 0xF210_0138
R/W Specifies
the Vector Address 14 Register 0x00000000
VIC1VECTADDR15 0xF210_013C
R/W Specifies
the Vector Address 15 Register 0x00000000
VIC1VECTADDR16 0xF210_0140
R/W Specifies
the Vector Address 16 Register 0x00000000
VIC1VECTADDR17 0xF210_0144
R/W Specifies
the Vector Address 17 Register 0x00000000
VIC1VECTADDR18 0xF210_0148
R/W Specifies
the Vector Address 18 Register 0x00000000
VIC1VECTADDR19 0xF210_014C
R/W Specifies
the Vector Address 19 Register 0x00000000
VIC1VECTADDR20 0xF210_0150
R/W Specifies
the Vector Address 20 Register 0x00000000
VIC1VECTADDR21 0xF210_0154
R/W Specifies
the Vector Address 21 Register 0x00000000
VIC1VECTADDR22 0xF210_0158
R/W Specifies
the Vector Address 22 Register 0x00000000
VIC1VECTADDR23 0xF210_015C
R/W Specifies
the Vector Address 23 Register 0x00000000
VIC1VECTADDR24 0xF210_0160
R/W Specifies
the Vector Address 24 Register 0x00000000
VIC1VECTADDR25 0xF210_0164
R/W Specifies
the Vector Address 25 Register 0x00000000
VIC1VECTADDR26 0xF210_0168
R/W Specifies
the Vector Address 26 Register 0x00000000
VIC1VECTADDR27 0xF210_016C
R/W Specifies
the Vector Address 27 Register 0x00000000
VIC1VECTADDR28 0xF210_0170
R/W Specifies
the Vector Address 28 Register 0x00000000
VIC1VECTADDR29 0xF210_0174
R/W Specifies
the Vector Address 29 Register 0x00000000
VIC1VECTADDR30 0xF210_0178
R/W Specifies
the Vector Address 30 Register 0x00000000
VIC1VECTADDR31 0xF210_017C
R/W Specifies
the Vector Address 31 Register 0x00000000
VIC1VECPRIORITY0 0xF210_0200
R/W Specifies
the Vector Priority 0 Register
0xF
VIC1VECTPRIORITY1 0xF210_0204
R/W Specifies
the Vector Priority 1 Register
0xF
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...