S5PC110_UM
1 VECTORED INTERRUPT CONTROLLER
1-17
Register
Address
R/W
Description
Reset Value
VIC3ADDRESS 0xF230_0F00
R/W Specifies
the Vector Address Register
0x00000000
VIC3PERIPHID0 0xF230_0FE0
R
Specifies the Peripheral Identification
Register bit 7:0
0x92
VIC3PERIPHID1 0xF230_0FE4
R
Specifies the Peripheral Identification
Register bit 15:9
0x11
VIC3PERIPHID2 0xF230_0FE8
R
Specifies the Peripheral Identification
Register bit 23:16
0x04
VIC3PERIPHID3 0xF230_0FEC
R
Specifies the Peripheral Identification
Register bit 31:24
0x00
VIC3PCELLID0 0xF230_0FF0
R
Specifies the PrimeCell Identification
Register bit 7:0
0x0D
VIC3PCELLID1 0xF230_0FF4
R
Specifies the PrimeCell Identification
Register bit 15:9
0xF0
VIC3PCELLID2 0xF230_0FF8
R
Specifies the PrimeCell Identification
Register bit 23:16
0x05
VIC3PCELLID3 0xF230_0FFC
R
Specifies the PrimeCell Identification
Register bit 31:24
0xB1
TZIC0FIQStatus 0xF280_0000
R
Specifies the FIQ Status Register
0x00000000
TZIC0RawIntr 0xF280_0004
R
Specifies the Raw Interrupt Status
Register
-
TZIC0IntSelect 0xF280_0008
R/W Specifies
the Interrupt Select Register
0x00000000
TZIC0FIQEnable 0xF280_000C
R/W Specifies the FIQ Enable Register
0x00000000
TZIC0FIQENClear 0xF280_0010
W
Specifies the FIQ Enable Clear Register
-
TZIC0FIQBypass 0xF280_0014
R/W Specifies the FIQ Bypass Register
0x00000000
TZIC0Protection 0xF280_0018
R/W Specifies the Protection Register
0x00000000
TZIC0Lock 0xF280_001C
W
Specifies the Lock Enable Register
-
TZIC0LockStatus 0xF280_0020
R
Specifies the Lock Status Register
0x00000001
TZIC0PeriphID0 0xF280_0FE0
R
Specifies the Peripheral Identification
Registers
0x00000090
TZIC0PeriphID1 0xF280_0FE4
R
0x00000018
TZIC0PeriphID2 0xF280_0FE8
R
0x00000004
TZIC0PeriphID3 0xF280_0FEC
R
0x00000000
TZIC0PCellID0 0xF280_0FF0
R
Specifies
the Identification Registers 0x0000000D
TZIC0PCellID1 0xF280_0FF4
R
0x000000F0
TZIC0PCellID2 0xF280_0FF8
R
0x00000005
TZIC0PCellID3 0xF280_0FFC
R
0x000000B1
TZIC1FIQStatus 0xF290_0000
R
Specifies the FIQ Status Register
0x00000000
TZIC1RawIntr 0xF290_0004
R
Specifies the Raw Interrupt Status
Register
-
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...