S5PC110_UM
2 GENERAL PURPOSE INPUT/ OUTPUT
2-17
@Reset
Sleep
Pin Name
GPIO
Func0
Func1
Func2
Func3
Default
PUD
I/O
State
Pad Type
Xm0DATA[12] MP0_7[4] EBI_DATA[12]
Func0 -
O(L)
A4
PBIDIRF_G
Xm0DATA[13] MP0_7[5] EBI_DATA[13]
Func0 -
O(L)
A4
PBIDIRF_G
Xm0DATA[14] MP0_7[6] EBI_DATA[14]
Func0 -
O(L)
A4
PBIDIRF_G
Xm0DATA[15] MP0_7[7] EBI_DATA[15]
Func0 -
O(L)
A4
PBIDIRF_G
Xm1ADDR[0] MP1_0[0] LD0_ADDR[0]
Func0 -
O(L)
A4
PBIDIR_MDDR
Xm1ADDR[1] MP1_0[1] LD0_ADDR[1]
Func0 -
O(L)
A4
PBIDIR_MDDR
Xm1ADDR[2] MP1_0[2] LD0_ADDR[2]
Func0 -
O(L)
A4
PBIDIR_MDDR
Xm1ADDR[3] MP1_0[3] LD0_ADDR[3]
Func0 -
O(L)
A4
PBIDIR_MDDR
Xm1ADDR[4] MP1_0[4] LD0_ADDR[4]
Func0 -
O(L)
A4
PBIDIR_MDDR
Xm1ADDR[5] MP1_0[5] LD0_ADDR[5]
Func0 -
O(L)
A4
PBIDIR_MDDR
Xm1ADDR[6] MP1_0[6] LD0_ADDR[6]
Func0 -
O(L)
A4
PBIDIR_MDDR
Xm1ADDR[7] MP1_0[7] LD0_ADDR[7]
Func0 -
O(L)
A4
PBIDIR_MDDR
Xm1ADDR[8] MP1_1[0] LD0_ADDR[8]
Func0 -
O(L)
A4
PBIDIR_MDDR
Xm1ADDR[9] MP1_1[1] LD0_ADDR[9]
Func0 -
O(L)
A4
PBIDIR_MDDR
Xm1ADDR[10] MP1_1[2] LD0_ADDR[10]
Func0 -
O(L)
A4
PBIDIR_MDDR
Xm1ADDR[11] MP1_1[3] LD0_ADDR[11]
Func0 -
O(L)
A4
PBIDIR_MDDR
Xm1ADDR[12] MP1_1[4] LD0_ADDR[12]
Func0 -
O(L)
A4
PBIDIR_MDDR
Xm1ADDR[13] MP1_1[5] LD0_ADDR[13]
Func0 -
O(L)
A4
PBIDIR_MDDR
Xm1ADDR[14] MP1_1[6] LD0_ADDR[14]
Func0 -
O(L)
A4
PBIDIR_MDDR
Xm1ADDR[15] MP1_1[7] LD0_ADDR[15]
Func0 -
O(L)
A4
PBIDIR_MDDR
Xm1DATA[0] MP1_2[0] LD0_DATA[0]
Func0 - I A4
PBIDIR_MDDR
Xm1DATA[1] MP1_2[1] LD0_DATA[1]
Func0 - I A4
PBIDIR_MDDR
Xm1DATA[2] MP1_2[2] LD0_DATA[2]
Func0 - I A4
PBIDIR_MDDR
Xm1DATA[3] MP1_2[3] LD0_DATA[3]
Func0 - I A4
PBIDIR_MDDR
Xm1DATA[4] MP1_2[4] LD0_DATA[4]
Func0 - I A4
PBIDIR_MDDR
Xm1DATA[5] MP1_2[5] LD0_DATA[5]
Func0 - I A4
PBIDIR_MDDR
Xm1DATA[6] MP1_2[6] LD0_DATA[6]
Func0 - I A4
PBIDIR_MDDR
Xm1DATA[7] MP1_2[7] LD0_DATA[7]
Func0 - I A4
PBIDIR_MDDR
Xm1DATA[8] MP1_3[0] LD0_DATA[8]
Func0 - I A4
PBIDIR_MDDR
Xm1DATA[9] MP1_3[1] LD0_DATA[9]
Func0 - I A4
PBIDIR_MDDR
Xm1DATA[10] MP1_3[2] LD0_DATA[10]
Func0 - I A4
PBIDIR_MDDR
Xm1DATA[11] MP1_3[3] LD0_DATA[11]
Func0 - I A4
PBIDIR_MDDR
Xm1DATA[12] MP1_3[4] LD0_DATA[12]
Func0 - I A4
PBIDIR_MDDR
Xm1DATA[13] MP1_3[5] LD0_DATA[13]
Func0 - I A4
PBIDIR_MDDR
Xm1DATA[14] MP1_3[6] LD0_DATA[14]
Func0 - I A4
PBIDIR_MDDR
Xm1DATA[15] MP1_3[7] LD0_DATA[15]
Func0 - I A4
PBIDIR_MDDR
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...