S5PC110_UM
7 SD/MMC CONTROLLER
7-38
7.9.6 TRANSFER MODE REGISTER
7.9.6.1 Transfer Mode Register Setting
•
TRNMOD0, R/W, Address = 0xEB00_000C
•
TRNMOD1, R/W, Address = 0xEB10_000C
•
TRNMOD2, R/W, Address = 0xEB20_000C
•
TRNMOD3, R/W, Address = 0xEB30_000C
This register is used to control the data transfer operations. The Host Driver sets this register before issuing a
command which transfers data (Refer to Data Present Select in the Command register (9.7)), or before issuing a
Resume command. The Host Driver saves the value of this register if data transfer is suspended (as a result of a
Suspend command) and restore it before issuing a Resume command. To prevent data loss, the Host Controller
implements write protection for this register during data transactions. Writes to this register is ignored if the
Command Inhibit (DAT) in Present State register is 1.
TRNMOD
Bit
Description
Initial State
Reserved [15:14]
Reserved
0
BOOTACK
[13]
Boot ACK Receive Enable when Boot mode
0
BOOTCMD
[12]
Boot Command mode Enable
Note: In boot mode, Do Not Enable “Auto CMD12 Enable”
0
Reserved
[11:10] Reserved
0
CCSCON
[9:8]
Command Completion Signal Control
'00' = No CCS Operation (Normal operation and No CE-ATA
mode)
'01' = Read or Write data transfer CCS enable (Only CE-ATA
mode)
'10' = Without data transfer CCS enable (Only CE-ATA mode)
'11' = Abort Completion Signal (ACS) generation (Only CE-ATA
mode)
0
Reserved [7:6]
Reserved
0
MUL1SIN0
[5]
Multi/ Single Block Select
This bit enables multiple block DAT line data transfers. For any
other commands, this bit is set to 0. If this bit is 0, it is not
mandatory to set the Block Count register. (Refer to the Table
below "Determination of Transfer Type")
1 = Multiple Block
0 = Single Block
0
RD1WT0
[4]
Data Transfer Direction Select
This bit defines the direction of DAT line data transfers.
The bit is set to 1 by the Host Driver to transfer data from the SD
card to the SD Host Controller and it is set to 0 for all other
commands.
1 = Read (Card to Host)
0 = Write (Host to Card)
0
Reserved
[3]
Reserved
0
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...