S5PC110_UM
2 1BCAMERA INTERFACE
2-67
MSCTRLn
Bit
Description
R/W
Initial State
0 = YCbCr 4:2:0 or 4:2:2 3plane input format
(ML=OX)
InFlipMd
[14:13] Specifies image mirror and rotation for input DMA.
00 = Normal
01 = X-axis mirror
10 = Y-axis mirror
11 = 180° rotation (XY-axis mirror)
(ML=OX)
R/W 0
FIFO_CTRL [12]
Specifies a basis FIFO control of input DMA or Input
Rotator.
0 = FIFO Full (Next burst transaction is possible except Full
FIFO)
1 = FIFO Empty (Next burst transaction is possible when
FIFO is empty)
(ML=XX)
R/W 0
Reserved [11]
Reserved
R/W 0
BC_SEL
[10]
Selects the input DMA buffer change.
0 = Ping-Pong address is changed at interlace even/odd
field end.
1 = Ping-Pong address is changed at the frame operation
end.
(ML=OX)
R/W 0
Reserved [9]
Reserved
RW 0
Buffer_Ptr
[8]
Specifies the input DMA buffer address selection pointer.
This register initializes to set the first frame address before
starting input DMA.
This register should not be written under frame operation.
0 = Buffer address 0
1 = Buffer address 1
(ML=OX)
RW 0
Reserved [7]
Reserved
RW 0
EOF_M
[6]
If Input DMA operation is complete, it generates end of
frame.
(ML=OX)
R 0
Order422_M
[5:4]
If source input DMA image is 1plane YCbCr 4:2:2, then
1plane YCbCr 4:2:2 inputs memory reading order style.
bit
MSB
LSB
00 Y3Cb1Y2Cr1Y1Cb0Y0Cr0
01 Cb1Y3Cr1Y2Cb0Y1Cr0Y0
10 Y3Cr1Y2Cb1Y1Cr0Y0Cb0
11 Cr1Y3Cb1Y2Cr0Y1Cb0Y0
(ML=OX)
R/W 0
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...