S5PC110_UM
10 9BHIGH-DEFINITION MULTIMEDIA INTERFACE
10-95
10.3.5.12 Channel Status Register (I2S_CH_ST_1, I2S_CH_ST_SH_1)
•
I2S_CH_ST_1,
R/W,
Address = 0xFA14_002C
•
I2S_CH_ST_SH_1, R, Address = 0xFA14_0040
I2S_CH_ST_1,
I2S_CH_ST_SH_1
Bit
Description
Initial State
category
[7:0]
Specifies the equipment type.
CD player: 0000_0001
DAT player: L000_0011
DCC player: L100_0011
Mini disc: L100_1001
(L: information about generation status of the material)
0
10.3.5.13 Channel Status Register (I2S_CH_ST_2, I2S_CH_ST_SH_2)
•
I2S_CH_ST_2,
R/W,
Address = 0xFA14_0030
•
I2S_CH_ST_SH_2, R, Address = 0xFA14_0044
I2S_CH_ST_2,
I2S_CH_ST_SH_2
Bit
Description
Initial State
channel_number
[7:4]
Specifies the channel number.
Note: bit4 is LSB.
0
source_number
[3:0]
Specifies the source number.
Note: bit0 is LSB.
0
10.3.5.14 Channel Status Register (I2S_CH_ST_3, I2S_CH_ST_SH_3)
•
I2S_CH_ST_3,
R/W,
Address = 0xFA14_0034
•
I2S_CH_ST_SH_3, R, Address = 0xFA14_0048
I2S_CH_ST_3,
I2S_CH_ST_SH_3
Bit
Description
Initial State
- [7:6]
Reserved
2b00
Clock_Accuracy
[5:4]
Specifies the clock accuracy, as specified in IEC-60958-
3.
2b01 = Level I,
±
50 ppm
2b00 = Level II,
±
1000 ppm
2b10 = Level III, variable pitch shifted
2b00
Sampling_Frequency
[3:0]
Specifies the sampling frequency, as specified in IEC-
60958-3.
4b0000 = 44.1 kHz
4b0010 = 48 kHz
4b0011 = 32 kHz
4b1010 = 96 kHz
…
0
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...