S5PC110_UM
3 CLOCK CONTROLLER
3-41
3.7.5.3 Clock Gating Control Register (CLK_GATE_IP1, R/W, Address = 0xE010_0464)
CLK_GATE_IP1
Bit
Description
Gated Clock Name
Initial State
Reserved [31:29]
Reserved
0x7
CLK_NFCON
[28]
Gating all clocks for NFCON
(0: mask, 1: pass)
ACLK_NFCON 1
Reserved [27]
Reserved
1
CLK_SROMC
[26]
Gating all clocks for SROM
(0: mask, 1: pass)
ACLK_SROMC 1
CLK_CFCON
[25]
Gating all clocks for CFCON
(0: mask, 1:pass)
ACLK_CFCON 1
CLK_NANDXL
[24]
Gating all clocks for One NAND-XL
(0:mask, 1:pass)
ACLK_NANDXL
SCLK_NANDXL
1
Reserved [23:18]
Reserved
0x3F
CLK_USBHOST
[17]
Gating all clocks for USB HOST
(0: mask, 1: pass)
ACLK_USBHOST 1
CLK_USBOTG
[16]
Gating all clocks for USB OTG
(0: mask, 1: pass)
ACLK_USBOTG 1
Reserved [15:12]
Reserved
0xF
CLK_HDMI
[11]
Gating all clocks for HDMI link
(0: mask, 1: pass)
PCLK_HDMI
SCLK_HDMI
1
CLK_TVENC
[10]
Gating all clocks for TVENC
(0: mask, 1: pass)
ACLK_TVENC
SCLK_TVENC
SCLK_DAC
1
CLK_MIXER
[9]
Gating all clocks for MIXER
(0: mask, 1: pass)
ACLK_MIXER
SCLK_MIXER
1
CLK_VP
[8]
Gating all clocks for VP
(0: mask, 1: pass)
ACLK_VP 1
Reserved [7:3]
Reserved
0x1F
CLK_DSIM
[2]
Gating all clocks for DSIM
(0: mask, 1: pass)
PCLK_DSIM 1
Reserved [1]
Reserved
1
CLK_FIMD
[0]
Gating all clocks for FIMD
(0: mask, 1: pass)
ACLK_FIMD
SCLK_FIMD
1
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...