4.3.1 Register Map .................................................................................................................................... 4-4
4.3.2 Implemented Specific Registers ....................................................................................................... 4-6
5.1 Overview of USB2.0 HS OTG.................................................................................................................. 5-1
5.2 Key Features of USB2.0 HS OTG ........................................................................................................... 5-1
5.3 Block Diagram of USB2.0 HS OTG ......................................................................................................... 5-2
5.4 Modes of Operation ................................................................................................................................. 5-3
5.4.1 DMA Mode........................................................................................................................................ 5-3
5.4.2 Slave Mode....................................................................................................................................... 5-3
5.5 Power Management Unit Setting ............................................................................................................. 5-4
5.5.1 Normal Mode .................................................................................................................................... 5-4
5.5.2 Stop/Deep Stop/Sleep Mode ............................................................................................................ 5-4
5.6 Register Map............................................................................................................................................ 5-5
5.6.1 Overview of Register Map ................................................................................................................ 5-5
5.6.2 OTG LINK CSR Memory Map .......................................................................................................... 5-6
5.6.3 OTG FIFO Address Mapping............................................................................................................ 5-7
5.6.4 Application Access to the CSRs ....................................................................................................... 5-9
5.7 I/O Description ....................................................................................................................................... 5-10
5.8 Register Description............................................................................................................................... 5-11
5.8.1 Register Map .................................................................................................................................. 5-11
5.8.2 USB PHY Control Registers ........................................................................................................... 5-26
5.8.4 Host Mode Registers (Host Global Registers) ............................................................................... 5-53
6.1 Overview of Modem Interface .................................................................................................................. 6-1
6.2 Key Features of Modem Interface............................................................................................................ 6-2
6.3 Interrupt Ports .......................................................................................................................................... 6-2
6.3.1 Wakeup............................................................................................................................................. 6-2
6.4 Address Mapping ..................................................................................................................................... 6-3
6.5 Timing Diagram........................................................................................................................................ 6-4
6.5.1 Standard Mode Write, Read Timing ................................................................................................. 6-4
6.5.2 Address Muxed Mode Write, Read Timing....................................................................................... 6-6
6.6 I/O Description ......................................................................................................................................... 6-8
6.7 Software Interface and Registers............................................................................................................. 6-8
6.8 Register Description................................................................................................................................. 6-9
6.8.1 Register Map .................................................................................................................................... 6-9
7.1 Overview of SD/ MMC Controller............................................................................................................. 7-1
7.2 Key Features of SD/ MMC Controller ...................................................................................................... 7-1
7.3 Block Diagram of SD/ MMC Controller .................................................................................................... 7-2
7.4 Operation Sequence ................................................................................................................................ 7-3
7.4.1 SD Card Detection Sequence .......................................................................................................... 7-3
7.4.2 SD Clock Supply Sequence ............................................................................................................. 7-4
7.4.3 SD Clock Stop Sequence ................................................................................................................. 7-5
7.4.4 SD Clock Frequency Change Sequence.......................................................................................... 7-6
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...