S5PC110_UM
3 CLOCK CONTROLLER
3-51
3.7.6 CLOCK OUTPUT CONFIGURATION REGISTER
Internal clocks can be monitored through XCLKOUT PAD. CLK_OUT register selects an internal clock among PLL
outputs, USBPHY output, HDMIPHY output, RTC, TICK, system bus clocks, ARMCLK, HPM clock and external
OSCs. It also divides the selected clock. This is just for debugging. Do not supply this to other components as
clock.
3.7.6.1 Clock Output Configuration Register (CLK_OUT, R/W, Address = 0xE010_0500)
CLK_OUT
Bit
Description
Initial State
Reserved [31:24]
Reserved
0x000
DIVVAL
[23:20] Divide ratio (Divide ratio = 1)
0x0
Reserved [19:17]
Reserved
0x000
00000 = FOUTAPLL/4
00001 = FOUTMPLL/2
00010 = FOUTEPLL
00011 = FOUTVPLL
00100 = SCLK_USBPHY0
00101 = SCLK_USBPHY1
00110 = SCLK_HDMIPHY
00111 = RTC
01000 = RTC_TICK_SRC
01001 = HCLK_MSYS
01010 = PCLK_MSYS
01011 = HCLK_DSYS
01100 = PCLK_DSYS
01101 = HCLK_PSYS
01110 = PCLK_PSYS
01111 = ARMCLK/4
10000 = SCLK_HPM
10001 = XXTI
10010 = XUSBXTI
CLKSEL [16:12]
10011 = DCLK
DCLKCMP, DCLKDIV, DCLKSEL, and DCLKEN fields define
DCLK.
0x0
This field changes the clock duty of DCLK. Thus, it must be smaller
than DCLKDIV. It is valid only when CLKSEL is DOUT.
If the DCLKDIV is n, low level duration is (n+1).
DCLKCMP [11:8]
High level duration is ((D 1) - (n+1))
0x0
DCLK divide value
DCLKDIV [7:4]
DCLK frequency = source clock / (D 1)
0x0
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...