S5PC110_UM
4 USB 2.0 HOST CONTROLLER
4-4
4.3 REGISTER DESCRIPTION
4.3.1 REGISTER MAP
The USB host controller in S5PC110X complies with both EHCI Rev 1.0a and OHCI Rev 1.0 specification. For
more information, Refer to EHCI 1.0a and OHCI 1.0 specification.
Register
Address
R/W
Description
Reset Value
Implemented Capability Registers for USB Host Controller
HCCPBASE 0xEC20_0000
R
Specifies the Capability and Interface
Version Number Register.
0x01000010
HCSPARAMS 0xEC20_0004
R
Specifies
the Structural Parameter
0x00001111
HCCPARAMS
0xEC20_0008
R
Specifies the Capability Parameter
0x0000A010
Implemented Operational for USB Host Controller
USBCMD
0xEC20_0010
R/W
Specifies the USB Command.
0x00080000
USBSTS 0xEC20_0014
R/W
Specifies the USB Status.
0x00001000
USBINTR
0xEC20_0018
R/W
Enables the USB Interrupt.
0x00000000
FRINDEX
0xEC20_001C
R/W
Specifies the USB Frame Index.
0x00000000
CTRLDSSEGMENT 0xEC20_0020 R/W
Specifies the 4G Segment Selector.
0x00000000
PERIODICLISTBASE 0xEC20_0024 R/W
Specifies the Periodic Frame List Base
Address Register.
0x00000000
ASYNCLISTADDR 0xEC20_0028
R/W
Specifies
the
Asynchronous List Address.
0x00000000
Implemented Auxiliary Registers for USB Host Controller
CONFIGFLAG
0xEC20_0050
R/W
Specifies the Configured Flag Register
0x00000000
Port Status/Control
0xEC20_0054
R/W
Specifies the Port Status and Control
Register
0x00002000
Implemented Specific Registers
INSNREG00
0xEC20_0090
R/W
Specifies the Programmable Microframe
Base Value.
0x00000000
INSNREG01
0xEC20_0094
R/W
Specifies the Programmable Packet Buffer
OUT/IN Thresholds.
0x00400040
INSNREG02
0xEC20_0098
R/W
Specifies the Programmable Packet Buffer
Depth.
0x00000100
INSNREG03
0xEC20_009C
R/W
Transfers Break Memory.
0x00000000
INSNREG04
0xEC20_00A0
R/W
Used for debug only.
0x00000000
INSNREG05
0xEC20_00A4
R/W
Used for UTMI Configuration.
0x00001000
INSNREG06 0xEC20_00A8
R/W
AHB Error Status
0x00000000
INSNREG07 0xEC20_00AC
R/W
AHB
Master Error Address
0x00000000
OHCI Registers for USB Host Controller
HcRevision
0xEC30_0000
R
Specifies the USB Host Controller
Revision Register.
0x0000_0110
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...