S5PC110_UM
2 1BCAMERA INTERFACE
2-15
2.7.4 MEMORY STORING METHOD
The storing order of frame memory is little-endian. The first entering pixels are stored in the LSB sides, while the
last entering pixels are stored in the MSB sides. The carried data by AXI bus is 64-bit. Therefore, CAMIF makes
each Y-Cb-Cr words using little endian style. End-of-horizontal line that not aligned with 64-bit, is padded with zero
for RAW8, RAW10 and RAW12 format, For more information, refer to
Figure 2-13
.
Camera
Interface
Y frame memory
Cb frame memory
Cr frame memory
Little endian method
Y8
Y7
Y6
Y5
Y4
Y3
Y2
Y1
Cb8
Cb7
Cb6
Cb5
Cb4
Cb3
Cb2
Cb1
Little endian method
Cr8
Cr7
Cr6
Cr5
Cr4
Cr3
Cr2
Cr1
Little endian method
RGB frame memory
(24/18-bit)
RGB2
RGB1
RGB4
RGB3
RGB6
RGB5
RGB8
RGB7
RGB frame memory
(16-bit)
2
64-bit
1
R 5
G 6
B 5
16-bit
YCbCr 4:2:2 1plane frame memory
Cr2
Y4
Cb2
Y3
Cr1
Y2
Cb1
Y1
Little endian method
CbCr frame memory
Cr4
Cb4
Cr3
Cb3
Cr2
Cb2
Cr1
Cb1
Little endian method
Y4
Y3
Y2
Y1
64-bit
Y8
Y7
Y6
Y5
63
0
R8
G8
B8
R8
G8
B8
63
0
R6
G6
B6
R6
G6
B6
0
63
8bit
14bit
RGB4
RGB3
RGB2
RGB1
RGB8
RGB7
RGB6
RGB5
4
3
Bayer RAW frame memory
(8/10/12-bit)
RAW5
RAW4
RAW3
RAW2
RAW1
2
64-bit
1
4
3
5
4 bit
Image
Data
RAW12
2
1
4
3
5
RAW10
RAW8 (= JPEG)
6
1
2
3
4
5
6
7
8
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...