Rev. 1.0, 02/00, page 953 of 1141
Instruction
Fetch
Branch
Address
Read
Stack
Operation
Byte Data
Access
Word Data
Access
Internal
Operation
Instruction Mnemonic
I
J
K
L
M
N
DEC
DEC.B Rd
DEC.W #1/2,Rd
DEC.L #1/2 ERd
1
1
1
DIVXS
DIVXS.B Rs,Rd
DIVXS.W Rs,ERd
2
2
11
19
DIVXU
DIVXU.B Rs,Rd
DIVXU.W Rs,ERd
1
1
11
19
EEPMOV
EEPMOV.B
EEPMOV.W
2
2
2n+2
*2
2n+2
*2
EXTS
EXTS.W Rd
EXTS.L ERd
1
1
EXTU
EXTU.W Rd
EXTU.L ERd
1
1
INC
INC.B Rd
INC.W #1/2,Rd
INC.L #1/2,ERd
1
1
1
JMP
JMP @ERN
JMP @aa:24
2
2
1
JMP @@aa:8
2
2
1
JSR
JSR @ERn
2
2
JSR @aa:24
2
2
1
JSR @@aa:8
2
2
2
LDC
LDC #xx:8,CCR
LDC #xx:8,EXR
LDC Rs,CCR
LDC Rs,EXR
LDC @ERs,CCR
LDC @ERs,EXR
LDC @(d:16,ERs),CCR
LDC @(d:16,ERs),EXR
LDC @(d:32,ERs),CCR
LDC @(d:32,ERs),EXR
LDC @ERs+,CCR
LDC @ERs+,EXR
LDC @aa:16,CCR
LDC @aa:16,EXR
LDC @aa:32,CCR
LDC @aa:32,EXR
1
2
1
1
2
2
3
3
5
5
2
2
3
3
4
4
1
1
1
1
1
1
1
1
1
1
1
1
1
1
LDM
LDM.L
@SP+,(ERn
−
ERn+1)
LDM.L
@SP+,(ERn
−
ERn+2)
LDM.L
@SP+,(ERn
−
ERn+3)
2
2
2
4
6
8
1
1
1
LDMAC
LDMAC ERs,MACH
LDMAC ERs,MACL
MAC
MAC @ERn+,@ERm+
Cannot be used in this LSI.