Rev. 1.0, 02/00, page 89 of 1141
Table 5.2
Exception Vector Table
Exception Source
Vector Number
Vector Address
*
1
Reset
0
H'0000 to H'0003
1
H'0004 to H'0007
2
H'0008 to H'000B
3
H'000C to H'000F
4
H'0010 to H'0013
Reserved for system use
5
H'0014 to H'0017
Direct transition
6
H'0018 to H001B
External interrupt
NMI
*
2
7
H'001C to H'001F
8
H'0020 to H'0023
9
H'0024 to H'0027
10
H'0028 to H'002B
Trap instruction (4 sources)
11
H'002C to H'002F
12
H'0030 to H'0033
13
H'0034 to H'0037
14
H'0038 to H'003B
Reserved for system use
15
H'003C to H'003F
#0
16
H'0040 to H'0043
#1
17
H'0044 to H'0047
Address trap
#2
18
H'0048 to H'004B
Internal interrupt (IC)
19
H'004C to H'004F
Internal interrupt (HSW1)
20
H'0050 to H'0053
IRQ0
21
H'0054 to H'0057
IRQ1
22
H'0058 to H'005B
IRQ2
23
H'005C to H'005F
IRQ3
24
H'0060 to H'0063
IRQ4
25
H'0064 to H'0067
External interrupt
IRQ5
26
H'0068 to H'006B
Internal interrupt
*
2
27
…
31
H'006C to H'006F
…
H'007C to H'007F
Reserved
32
…
33
H'0080 to H'0083
…
H'0084 to H'0087
Internal interrupt
*
3
34
…
67
H'0088 to H'008B
…
H'010C to H'010F
Notes: 1. Lower 16 bits of the address.
2. In this LSI, the watch dog timer generates NMIs.
3. For details on internal interrupt vectors, see section 6.3.3, Interrupt Exception Vector
Table.