648
Intel
®
Itanium
®
Architecture Software Developer’s Manual, Rev. 2.3
Floating-point Classes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .3:64
Floating-point Comparison Types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .3:67
Floating-point Comparison Relations . . . . . . . . . . . . . . . . . . . . . . . . . . . . .3:67
Fetch and Add Semaphore Types. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .3:74
Floating-point Parallel Comparison Results . . . . . . . . . . . . . . . . . . . . . . . . . 3:101
Floating-point Parallel Comparison Relations . . . . . . . . . . . . . . . . . . . . . . . . 3:101
Hint Immediates . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:145
Completers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:151
Load Types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:151
Load Hints . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:152
Completers. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:157
FP Load Types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:157
lftype
Mnemonic Values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:164
Mnemonic Values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:165
Move to BR Whether Hints . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:174
Indirect Register File Mnemonics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:180
Mux Permutations for 8-bit Elements . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:190
Pack Saturation Limits. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:195
Parallel Add Saturation Completers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:197
Parallel Add Saturation Limits . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:197
Pcmp Relations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:206
Faults for regular_form and fault_form Probe Instructions . . . . . . . . . . . . . . . . . 3:218
Parallel Subtract Saturation Completers . . . . . . . . . . . . . . . . . . . . . . . . . . 3:227
Parallel Subtract Saturation Limits . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:227
Store Types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:251
Store Hints. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:252
Mnemonic Values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:258
Test Bit Relations for Normal and unc tbits . . . . . . . . . . . . . . . . . . . . . . . . . 3:261
Test Feature Relations for Normal and unc tf . . . . . . . . . . . . . . . . . . . . . . . . 3:263
Test Feature Relations for Parallel tf . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:263
Test Feature Features Assignment . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:263
Test NaT Relations for Normal and unc tnats . . . . . . . . . . . . . . . . . . . . . . . . 3:266
Test NaT Relations for Parallel tnats . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:266
Memory Exchange Size . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:274
Pseudo-code Functions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:281
Relationship between Instruction Type and Execution Unit Type . . . . . . . . . . . . . . 3:293
Template Field Encoding and Instruction Slot Mapping . . . . . . . . . . . . . . . . . . . 3:294
Major Opcode Assignments . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:295
Instruction Format Summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:296
Instruction Field Color Key . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:298
Instruction Field Names . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:298
Special Instruction Notations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:299
Integer ALU 2-bit+1-bit Opcode Extensions . . . . . . . . . . . . . . . . . . . . . . . . . 3:300
Integer ALU 4-bit+2-bit Opcode Extensions . . . . . . . . . . . . . . . . . . . . . . . . . 3:301
Integer Compare Opcode Extensions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3:303
Integer Compare Immediate Opcode Extensions . . . . . . . . . . . . . . . . . . . . . . 3:303
Multimedia ALU 2-bit+1-bit Opcode Extensions . . . . . . . . . . . . . . . . . . . . . . . 3:306
Multimedia ALU Size 1 4-bit+2-bit Opcode Extensions . . . . . . . . . . . . . . . . . . . 3:307
Multimedia ALU Size 2 4-bit+2-bit Opcode Extensions . . . . . . . . . . . . . . . . . . . 3:307
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...