4:182
Volume 4: Base IA-32 Instruction Reference
FSUB/FSUBP/FISUB—Subtract
Description
Subtracts the source operand from the destination operand and stores the difference in
the destination location. The destination operand is always an FPU data register; the
source operand can be a register or a memory location. Source operands in memory
can be in single-real, double-real, word-integer, or short-integer formats.
The no-operand version of the instruction subtracts the contents of the ST(0) register
from the ST(1) register and stores the result in ST(1). The one-operand version
subtracts the contents of a memory location (either a real or an integer value) from the
contents of the ST(0) register and stores the result in ST(0). The two-operand version,
subtracts the contents of the ST(0) register from the ST(
i
) register or vice versa.
The FSUBP instructions perform the additional operation of popping the FPU register
stack following the subtraction. To pop the register stack, the processor marks the
ST(0) register as empty and increments the stack pointer (TOP) by 1. The no-operand
version of the floating-point subtract instructions always results in the register stack
being popped. In some assemblers, the mnemonic for this instruction is FSUB rather
than FSUBP.
The FISUB instructions convert an integer source operand to extended-real format
before performing the subtraction.
The following table shows the results obtained when subtracting various classes of
numbers from one another, assuming that neither overflow nor underflow occurs. Here,
the SRC value is subtracted from the DEST value (DEST
SRC = result).
When the difference between two operands of like sign is 0, the result is +0, except for
the round toward
mode, in which case the result is
0. This instruction also
guarantees that +0
(
0) = +0, and that
0
(+0) =
0. When the source operand is
an integer 0, it is treated as a +0.
When one operand is
, the result is
of the expected sign. If both operands are
of
the same sign, an invalid-operation exception is generated.
Opcode
Instruction
Description
D8 /4
FSUB
m32real
Subtract
m32real
from ST(0) and store result in ST(0)
DC /4
FSUB
m64real
Subtract
m64real
from ST(0) and store result in ST(0)
D8 E0+i
FSUB ST(0), ST(
i
)
Subtract ST(
i
) from ST(0) and store result in ST(0)
DC E8+i
FSUB ST(
i
), ST(0)
Subtract ST(0) from ST(
i
) and store result in ST(
i
)
DE E8+i
FSUBP ST(
i
), ST(0)
Subtract ST(0) from ST(
i
), store result in ST(
i
), and pop register
stack
DE E9
FSUBP
Subtract ST(0) from ST(1), store result in ST(1), and pop
register stack
DA /4
FISUB
m32int
Subtract
m32int
from ST(0) and store result in ST(0)
DE /4
FISUB
m16int
Subtract
m16int
from ST(0) and store result in ST(0)
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...