Volume 2, Part 1: Processor Abstraction Layer
2:497
PAL_VPS_THASH
PAL_VPS_THASH – Compute Long Format VHPT Entry Address
(0x1400)
Purpose:
Compute a long format VHPT entry address.
Arguments:
Returns:
Description:
PAL_VPS_THASH computes a long format Virtual Hashed Page Table (VHPT) entry
address based on the input arguments and the result is returned in GR31. The format
of the region register parameter (GR26) is defined in
Section 4.1.2, “Region Registers
, the ve field is ignored by the service. The format of the Virtual PTA
parameter (GR27) is defined in
Section 3.3.4.6, “Page Table Address (PTA – CR8)” on
, the vf field is ignored by the service.
PAL_VPS_THASH returns the same long format VHPT entry address given the same
input arguments across different implementations. The long format VHPT entry address
returned may not be the same as the long format VHPT entry address generated by the
thash
instruction of the processor.
PAL_VPS_THASH can be called with PSR.ic equal to 1 or 0.
Argument
Description
GR24
64-bit host virtual return address
GR25
64-bit virtual address used to compute the hash entry address
GR26
Region register value used to compute the hash entry address
GR27
Virtual PTA
GR28
Reserved
GR29
Reserved
GR30
Reserved
GR31
Reserved
Return Value
Description
GR24
Scratch
GR25
Scratch
GR26
Scratch
GR27
Scratch
GR28
Scratch
GR29
Scratch
GR30
Scratch
GR31
64-bit VHPT entry address
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...