Volume 2, Part 1: Processor Abstraction Layer
2:367
PAL_BUS_GET_FEATURES
PAL_BUS_GET_FEATURES – Get Processor Bus Dependent
Configuration Features (9)
Purpose:
Provides information about configurable processor bus features.
Calling Conv:
Static Registers Only
Mode:
Physical
Buffer:
Not dependent
Arguments:
Returns:
Status:
Description:
defines the set of possible bus interface features and their bit position in
the return vector. Different busses will implement similar features in different ways. For
example, data error detection may be implemented by ECC or parity. In other cases,
certain features may be tied together. In this case, enabling any one feature in a group
will enable all features in the group, and similarly, disabling any one feature in a group
will disable all features. Caller algorithms should be written to obtain desired results in
these instances. Only those configuration features for which a 1 is returned in
feature_control
can be changed via PAL_BUS_SET_FEATURES.
, the
Class
field indicates whether a feature is required to
be available (Req.) or is optional (Opt.). The
Control
field indicates which features are
required to be controllable. These features will either be controllable through this PAL
call or through other hardware means like forcing bus pins to a certain value during
processor reset. The
control
field applies only when the feature is available.
PALE_CHECK and PALE_INIT should not modify these features. An operating system
should not modify bus features without detailed information about the platform it is
running on.
Argument
Description
index
Index of PAL_BUS_GET_FEATURES within the list of PAL procedures.
Reserved
0
Reserved
0
Reserved
0
Return Value
Description
status
Return status of the PAL_BUS_GET_FEATURES procedure.
features_avail
64-bit vector of features implemented. See
. (1=implemented, 0=not
implemented)
feature_status
64-bit vector of current feature settings. See
.
feature_control
64-bit vector of features controllable by software. (1=controllable, 0= not controllable)
Status Value
Description
0
Call completed without error
-2
Invalid argument
-3
Call completed with error
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...