![Intel ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3 Manual Download Page 642](http://html.mh-extra.com/html/intel/itanium-architecture-software-developers-volume-3-rev-2-3/itanium-architecture-software-developers-volume-3-rev-2-3_manual_2073404642.webp)
2:394
Volume 2, Part 1: Processor Abstraction Layer
PAL_GET_HW_POLICY
PAL_GET_HW_POLICY – Retrieve Current Hardware Resource
Sharing Policy (48)
Purpose:
Returns the current hardware resource sharing policy of the processor.
Calling Conv:
Static Registers Only
Mode:
Physical and Virtual
Buffer:
Dependent
Arguments:
Returns:
Status:
Description:
This procedure is used to return information on the current hardware resource sharing
policy. This procedure can also be used to identify which logical processors (see
for a definition of a logical processor) are impacted by
the various hardware sharing policies supported on the processor.
The procedure returns information about the current hardware sharing policy, the total
number of logical processors impacted by hardware sharing policies and the logical
address of one of the processors impacted by the hardware sharing policy.
The definition of the hardware sharing policies that can be returned in the
cur_policy
value are defined in
Argument
Description
index
Index of PAL_GET_HW_POLICY within the list of PAL procedures.
proc_num
Unsigned 64-bit integer that specifies for which logical processor information is being
requested. This input argument must be zero for the first call to this procedure and can be a
maximum value of one less than the number of logical processors impacted by the hardware
resource sharing policy, which is returned by the
num_impacted
return value.
Reserved
0
Reserved
0
Return Value
Description
status
Return status of the PAL_GET_HW_POLICY procedure.
cur_policy
Unsigned 64-bit integer representing the current hardware resource sharing policy.
num_impacted
Unsigned 64-bit integer that returns the number of logical processors impacted by the
policy
input argument.
la
Unsigned 64-bit integer containing the logical address of one of the logical processors
impacted by policy modification.
Status Value
Description
0
Call completed without error
-1
Unimplemented procedure
-2
Invalid argument
-3
Call completed with error
-9
Call requires PAL memory buffer
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...