Volume 4: IA-32 SSE Instruction Reference
4:467
The DIVPS (Divide packed single-precision floating-point) instruction divides four pairs
of packed single-precision floating-point operands.
The DIVSS (Divide scalar single-precision floating-point) instruction divides the least
significant pair of packed single-precision floating-point operands; the upper three
fields are passed through from the source operand.
Packed/Scalar Square Root
The SQRTPS (Square root packed single-precision floating-point) instruction returns the
square root of the packed four single-precision floating-point numbers from the source
to a destination register.
The SQRTSS (Square root scalar single-precision floating-point) instruction returns the
square root of the least significant component of the packed single-precision
floating-point numbers from source to a destination register; the upper three fields are
passed through from the source operand.
Packed Maximum/Minimum
The MAXPS (Maximum packed single-precision floating-point) instruction returns the
maximum of each pair of packed single-precision floating-point numbers into the
destination register.
The MAXSS (Maximum scalar single-precision floating-point) instructions returns the
maximum of the least significant pair of packed single-precision floating-point numbers
into the destination register; the upper three fields are passed through from the source
operand, to the destination register.
The MINPS (Minimum packed single-precision floating-point) instruction returns the
minimum of each pair of packed single-precision floating-point numbers into the
destination register.
The MINSS (Minimum scalar single-precision floating-point) instruction returns the
minimum of the least significant pair of packed single-precision floating-point numbers
into the destination register; the upper three fields are passed through from the source
operand, to the destination register
4.6.1.2
Logical Instructions
The ANDPS (Bit-wise packed logical AND for single-precision floating-point) instruction
returns a bitwise AND between the two operands.
The ANDNPS (Bit-wise packed logical AND NOT for single-precision floating-point)
instruction returns a bitwise AND NOT between the two operands.
The ORPS (Bit-wise packed logical OR for single-precision floating-point) instruction
returns a bitwise OR between the two operands.
The XORPS (Bit-wise packed logical XOR for single-precision floating-point) instruction
returns a bitwise XOR between the two operands.
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...