![Intel ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3 Manual Download Page 699](http://html.mh-extra.com/html/intel/itanium-architecture-software-developers-volume-3-rev-2-3/itanium-architecture-software-developers-volume-3-rev-2-3_manual_2073404699.webp)
Volume 2, Part 1: Processor Abstraction Layer
2:451
PAL_PSTATE_INFO
PAL_PSTATE_INFO – Get Information for Power/Performance
States (44)
Purpose:
Returns information about the P-states supported by the processor.
Calling Conv:
Static Registers Only
Mode:
Physical and Virtual
Buffer:
Not dependent
Arguments:
Returns:
Status:
Description:
Information about available P-states is returned in the data buffer referenced by
pstate_buffer
. Entries in the buffer are organized in an ascending order. For example, P0
(the highest performance P-state) state information is index 0 in the buffer, P1 state is
index 1 in the buffer, and so on. The return argument
pstate_num
indicates the number
of P-states supported on the given implementation. For example, if
pstate_num
is 4, it
indicates that P-states P0-P3 are available for that implementation. Information in
pstate_buffer
is returned only for entries corresponding to the available P-states. Entries
corresponding to unimplemented P-states must be ignored.
illustrates the
format of the
pstate_buffer
.
•
typical_power_dissipation
is a 20-bit field denoting the typical processor package
power dissipation if all logical processors on the package are placed in this P-state,
measured in milliwatts.
•
perf_index
is a 7-bit field denoting the performance index of this P-state, relative to
the highest available P-state (P0). This field is enumerated relative to the index of
the highest-performing P-state. A value of 100 represents the minimum processor
Argument
Description
index
Index of PAL_PSTATE_INFO within the list of PAL procedures.
pstate_buffer
64-bit pointer to a 256-byte buffer aligned on an 8-byte boundary.
Reserved
0
Reserved
0
Return Value
Description
status
Return status of the PAL_PSTATE_INFO procedure.
pstate_num
Unsigned integer denoting the number of P-states supported. The maximum value of this
field is 16.
dd_info
Dependency domain information
Reserved
0
Status Value
Description
0
Call completed without error
-1
Unimplemented procedure
-2
Invalid argument
-3
Call completed with error
Figure 11-41. Layout of
pstate_buffer
Entry
offset
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8
7 6 5 4 3 2 1 0
+0 typical_power_dissipation
reserved
perf_index
63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32
+4
transition_latency_1
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8
7 6 5 4 3 2 1 0
+8
transition_latency_2
63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32
+12
reserved
64
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...