3:224
Volume 3: Instruction Reference
pshr
pshr — Parallel Shift Right
Format:
(
qp
) pshr2
r
1
=
r
3
,
r
2
signed_form, two_byte_form, variable_form
(
qp
) pshr2
r
1
=
r
3
, count
5
signed_form, two_byte_form, fixed_form
(
qp
) pshr2.u
r
1
=
r
3
,
r
2
unsigned_form, two_byte_form, variable_form
(
qp
) pshr2.u
r
1
=
r
3
, count
5
unsigned_form, two_byte_form, fixed_form
(
qp
) pshr4
r
1
=
r
3
,
r
2
signed_form, four_byte_form, variable_form
(
qp
) pshr4
r
1
=
r
3
, count
5
signed_form, four_byte_form, fixed_form
(
qp
) pshr4.u
r
1
=
r
3
,
r
2
unsigned_form, four_byte_form, variable_form
(
qp
) pshr4.u
r
1
=
r
3
, count
5
unsigned_form, four_byte_form, fixed_form
Description:
The data elements of GR
r
3
are each independently shifted to the right by the scalar
shift count in GR
r
2
, or in the immediate field
count
5
. The high-order bits of each
element are filled with either the initial value of the sign bits of the data elements in GR
r
3
(arithmetic shift) or zeros (logical shift). The shift count is interpreted as unsigned.
Shift counts greater than 15 (for 16-bit quantities) or 31 (for 32-bit quantities) yield all
zero or all one results depending on the initial values of the sign bits of the data
elements in GR
r
3
and whether a signed or unsigned shift is done. The results are placed
in GR
r
1
.
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...