Volume 2, Part 1: Processor Abstraction Layer
2:405
PAL_LOGICAL_TO_PHYSICAL
•
num_log
–
Total number of logical processors on this physical processor package
that are enabled.
•
tpc
–
Threads per core. Number of threads per core.
•
rv
–
Reserved
•
cpp
–
Cores per processor. Total number of cores on this physical processor
package.
•
rv
–
Reserved
•
ppid
–
Physical processor package ID. Physical processor package identifier which
was assigned at reset by the platform or bus controller. This value may or may not
be unique across the entire platform since it depends on the platform vendor's
policy.
•
rv
–
Reserved
It is not ensured that
num_log
will always be equal to
cpp
multiplied by
tpc
. This is
possible if some logical processors are disabled through implementation specific means.
The caller uses the value returned in
num_log
to gather additional information about
the other logical processors on the same physical processor package. This procedure
will need to be called multiple times (equal to the number of logical processors returned
in
num_log
) to gather all additional information about the logical processors on the
physical processor package this procedure call was made on. This procedure may be
called from any logical processor on the physical processor package to gather
information about all the logical processors. It may also be called to get information
about the logical processor on which the procedure is running. Information about the
logical processors is in the return values
proc_n_log_info1
and
proc_n_log_info2
. The
format of these return values is shown in
.
•
tid
–
Thread id: The thread identifier of the logical processor for which information
is being returned. This value will be unique on a per core basis.
•
rv
–
Reserved
•
cid
–
Core id: The core identifier of the logical processor for which information is
being returned. This value will be unique on a per physical processor package basis.
•
rv
–
Reserved
There is no guarantee that the core id's and thread id's will be contiguous on a given
physical processor package.
Figure 11-15. Layout of
log_overview
Return Value
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
rv
tpc
num_log
63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32
rv
ppid
rv
cpp
Figure 11-16. Layout of
proc_n_log_info1
Return Value
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
rv
tid
63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32
rv
cid
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...