2:334
Volume 2, Part 1: Processor Abstraction Layer
• IRRs: The contents of IRRs are not changed by PAL. Incoming interruptions
may change the contents.
• IFS: IFS is unchanged from the time of the interruption.
• IIP: Contains the value of IP at the time of the interruption.
• IPSR: Contains the value of PSR at the time of the interruption.
• RRs: The contents of all region registers are preserved from the time of the
interruption.
• PKRs: The contents of all protection key registers are preserved from the time of
the interruption.
• DBRs/IBRs: The contents of all breakpoint registers are preserved from the time of
the interruption.
• PMCs/PMDs: The contents of the PMC registers are preserved from the time of the
virtualization intercept. The contents of the PMD registers are not modified by PAL
code, but may be modified if events being monitored are encountered. The
performance counters will be frozen if specified by the VMM through a parameter of
PAL_VP_INIT_ENV procedure.
• Cache: The processor internal cache is not specifically modified by PAL handler but
may be modified due to normal cache activity of running the handler code.
• TLB: The TRs are unchanged from the time of the interruption.
Table 11-22. PAL Virtualization Intercept Handoff Cause (GR24)
Value
Cause
Description
1
toAR
Due to MOV-to-AR instruction.
2
toARimm
Due to MOV-to-AR-imm instruction.
3
fromAR
Due to MOV-from-AR instruction.
4
toCR
Due to MOV-to-CR instruction.
5
fromCR
Due to MOV-from-CR instruction.
6
toPSR
Due to MOV-to-PSR instruction.
7
fromPSR
Due to MOV-from-PSR instruction.
8
itc_d
Due to
itc.d
instruction.
9
itc_i
Due to
itc.i
instruction.
10
toRR
Due to MOV-to-RR instruction.
11
toDBR
Due to MOV-to-DBR instruction.
12
toIBR
Due to MOV-to-IBR instruction.
13
toPKR
Due to MOV-to-PKR instruction.
14
toPMC
Due to MOV-to-PMC instruction.
15
toPMD
Due to MOV-to-PMD instruction.
16
itr_d
Due to
itr.d
instruction.
17
itr_i
Due to
itr.i
instruction.
18
fromRR
Due to MOV-from-RR instruction.
19
fromDBR
Due to MOV-from-DBR instruction.
20
fromIBR
Due to MOV-from-IBR instruction.
21
fromPKR
Due to MOV-from-PKR instruction.
22
fromPMC
Due to MOV-from-PMC instruction.
23
fromCPUID
Due to MOV-from-CPUID instruction.
24
ssm
Due to
ssm
instruction.
25
rsm
Due to
rsm
instruction.
26
ptc_l
Due to
ptc.l
instruction.
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...