![Intel ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3 Manual Download Page 700](http://html.mh-extra.com/html/intel/itanium-architecture-software-developers-volume-3-rev-2-3/itanium-architecture-software-developers-volume-3-rev-2-3_manual_2073404700.webp)
2:452
Volume 2, Part 1: Processor Abstraction Layer
PAL_PSTATE_INFO
performance in the P0 state. For example, if the P1-state has a value of 75, and the
next P-state (P2) has a value of 50, it implies that P1 performance is 25% lower
than P0 performance, and P2 performance is 50% lower than P0 performance.
•
transition_latency_1
is a 32-bit field indicating the minimum number of processor
cycles required to initiate a transition to this P-state from any other P-state.
•
transition_latency_2
is a 32-bit field indicating the minimum recommended number of
processor cycles that the caller should wait, before initiating a new P-state
transition with a reasonable chance of acceptance. This field is intended to give the
caller an estimation of the frequency with which PAL_SET_PSTATE procedure calls
should be made, without having the transition request be not accepted.
Dependency domain details for the logical processor are returned in
dd_info
. See
dd_info
layout.
•
ddt
(Dependency Domain Type) is a 3-bit unsigned integer denoting the type of
dependency domains that exist on the processor package. The possible values are
shown in
. See
Section 11.6.1, “Power/Performance States (P-states)”
for details of the values in this field.
•
ddid
(Dependency Domain Identifier) is a 6-bit unsigned integer denoting this
logical processor's dependency domain. The
ddid
values are unique only for a given
processor package. Software can use the
ddid
field to determine which logical
processors belong to the same dependency domain within the package.
For more information on performance states and power management, refer to
Section 11.6.1, “Power/Performance States (P-states)” on page 2:315
Figure 11-42. Layout of
dd_info
Parameter
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
reserved
ddid
rv
ddt
63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32
reserved
Table 11-113. Values for
ddt
Field
Value
Description
0
Hardware independent (HIDD)
1
Hardware coordinated (HCDD)
2
Software coordinated (SCDD)
3-7
Reserved
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...