Volume 2, Part 1: Processor Abstraction Layer
2:425
PAL_MC_ERROR_INJECT
cl_id
8:6
Indicates which mechanism is used to identify the cache line to be used for error
injection:
0 – Reserved
1 – Virtual address provided in the
inj_addr
field of the buffer pointed to by
err_data_buffer
should be used to identify the cache line for error injection.
2 – Physical address provided in the
inj_addr
field of the buffer pointed to by
err_data_buffer
should be used to identify the cache line for error injection.
3 –
way
and
index
fields provided in
err_data_buffer
should be used to identify the cache
line for error injection.
All other values are reserved.
cl_dp
9
When 1, indicates that a multiple bit, non-correctable error should be injected in the
cache line specified by
cl_id
. If this injected error is not consumed, it may eventually
cause a data-poisoning event resulting in a corrected error signal, when the associated
cache line is cast out (implicit or explicit write-back of the cache line). The error severity
specified by
err_sev
in
err_type_info
must be set to 0 (
corrected error
) when this bit is
set.
Reserved
31:10 Reserved
tiv
32
When 1, indicates that the trigger information fields (
trigger, trigger_pl
) are valid and
should be used for error injection. When 0, the trigger information fields are ignored and
error injection is performed immediately.
trigger
36:33 Indicates the operation type to be used as the error trigger condition. The address
corresponding to the trigger is specified in the
trigger_addr
field of the buffer pointed to
by
err_data_buffer
:
0 – Instruction memory access. The trigger match conditions for this operation type are
similar to the IBR address breakpoint match conditions as outlined in
“Debug Address Breakpoint Match Conditions” on page 2:154
.
1 – Data memory access. The trigger match conditions for this operation type are similar
to the DBR address breakpoint match conditions as outlined in
Address Breakpoint Match Conditions” on page 2:154
All other values are reserved.
trigger_pl
39:37 Indicates the privilege level of the context during which the error should be injected:
0 – privilege level 0
1 – privilege level 1
2 – privilege level 2
3 – privilege level 3
All other values are reserved.
If the implementation does not support privilege level qualifier for triggers (i.e. if
trigger_pl
is 0 in the
capabilities
vector), this field is ignored and triggers can be taken at
any privilege level.
Reserved
63:40 Reserved
Figure 11-28.
capabilities
vector for cache
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Reserved
wi va pa Reserved dp mesi data tag rv
d
i
63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38
37
36
35 34
33
32
Reserved
trigger_pl trigger
Table 11-98.
capabilities
vector for cache
Field
Bits
Description
i
0
Error injection for instruction caches is supported
d
1
Error injection for data caches is supported
rv
2
Reserved
Table 11-97.
err_struct_info –
Cache (Continued)
Field
Bits
Description
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...