1:124
Volume 1, Part 1: IA-32 Application Execution Model in an Intel
®
Itanium
®
System Environment
.
6.2.2.5
IA-32 Floating-point Registers
IA-32 floating-point register stack, numeric controls and environment are mapped into
the Itanium floating-point registers FR8 - FR15 and the application register name space
as shown in
.
Table 6-5.
IA-32 EFLAGS Register Fields
EFLAG
a
a. On entry into the IA-32 instruction set all bits may be read by subsequent IA-32 instructions, after exit from the
IA-32 instruction set these bits represent the results of all prior IA-32 instructions. None of the EFLAG bits alter
the behavior of Itanium instruction set execution.
Bits
Description
cf
0
IA-32 Carry Flag. See the
Intel
®
64 and IA-32 Architectures Software Developer’s
Manual
for details.
1
Ignored – For IA-32 instructions, writes are ignored, reads return one. For Itanium
instructions, the implementation can either ignore writes and return one on reads; or
write the value, and return the last value written on reads.
3,5,
15
Ignored – For IA-32 instructions, writes are ignored, reads return zero. For Itanium
instructions, the implementation can either ignore writes and return zero on reads, or
write the value and return the last value written on reads.
pf
2
IA-32 Parity Flag. See the
Intel
®
64 and IA-32 Architectures Software Developer’s
Manual
for details.
af
4
IA-32 Aux Flag. See the
Intel
®
64 and IA-32 Architectures Software Developer’s
Manual
for details.
zf
6
IA-32 Zero Flag. See the
Intel
®
64 and IA-32 Architectures Software Developer’s
Manual
for details.
sf
7
IA-32 Sign Flag. See the
Intel
®
64 and IA-32 Architectures Software Developer’s
Manual
for details.
tf
8
Section 10.3.2, “IA-32 System EFLAG Register” on page 2:243
.
if
9
df
10
IA-32 Direction Flag. See the
Intel
®
64 and IA-32 Architectures Software Developer’s
Manual
for details.
of
11
IA-32 Overflow Flag. See the
Intel
®
64 and IA-32 Architectures Software Developer’s
Manual
for details.
iopl
13:12
Section 10.3.2, “IA-32 System EFLAG Register” on page 2:243
.
nt
14
rf
16
vm 17
ac
18
vif
19
vip
20
id
21
63:22
This field is reserved for IA-32 instructions – reads return zeros and non-zero writes
causes IA_32_Exception (General Protection) faults. For Itanium instructions, the
implementation can either raise Reserved Register/Field fault on non-zero writes and
return zero on reads, or write the value (no Reserved Register/Field fault), and return the
last value written on reads.
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...