![Intel ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3 Manual Download Page 64](http://html.mh-extra.com/html/intel/itanium-architecture-software-developers-volume-3-rev-2-3/itanium-architecture-software-developers-volume-3-rev-2-3_manual_2073404064.webp)
Volume 1, Part 1: Application Programming Model
1:53
position of the field are specified by two immediates. This is essentially a
shift-right-and-mask operation. A simple right shift by a fixed amount can be specified
by using
shr
with an immediate value for the shift amount. This is just an assembly
pseudo-op for an extract instruction where the field to be extracted extends all the way
to the left-most register bit.
The deposit instruction (
dep
) takes a field from either the least-significant bits of a
general register, or from an immediate value of all zeroes or all ones, places it at an
arbitrary position, and fills the result to the left and right of the field with either bits
from a second general register (
dep
) or with zeroes (
dep.z
). The length and starting
position of the field are specified by two immediates. This is essentially a
shift-left-mask-merge operation. A simple left shift by a fixed amount can be specified
by using
shl
with an immediate value for the shift amount. This is just an assembly
pseudo-op for
dep.z
where the deposited field extends all the way to the left-most
register bit.
The shift right pair (
shrp
) instruction performs a 128-bit-input funnel shift. It extracts
an arbitrary 64-bit field from a 128-bit field formed by concatenating two source
general registers. The starting position is specified by an immediate. This instruction
can be used to accelerate the adjustment of unaligned data. A bit rotate operation can
be performed by using
shrp
and specifying the same register for both operands.
summarizes the bit field and shift instructions.
4.2.5
Large Constants
A special instruction is defined for generating large constants (see
). For
constants up to 22 bits in size, the
add
instruction can be used, or the
mov
pseudo-op
(pseudo-op of
add
with GR0, which always reads 0). For larger constants, the move
long immediate instruction (
movl
) is defined to write a 64-bit immediate into a general
register. This instruction occupies two instruction slots within the same bundle, and is
the only such instruction.
Table 4-6.
Bit Field and Shift Instructions
Mnemonic
Operation
shr
Shift right signed
shr.u
Shift right unsigned
shl
Shift left
extr
Extract signed (shift right and mask)
extr.u
Extract unsigned (shift right and mask)
dep
Deposit (shift left, mask and merge)
dep.z
Deposit in zeroes (shift left and mask)
shrp
Shift right pair
Table 4-7.
Instructions to Generate Large Constants
Mnemonic
Operation
mov
Move 22-bit immediate
movl
Move 64-bit immediate
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...