Volume 2, Part 1: Processor Abstraction Layer
2:479
PAL_VP_INIT_ENV
processors in the virtual environment must specify the same value in the
config_options
parameter during PAL_VP_INIT_ENV, otherwise processor operation is undefined.
Table 11-119.
config_options
– Global Configuration Options
Field
Bit
Description
Global
Configuration
Options
initialize
0
If 1, this procedure will initialize the PAL virtual environment buffer for
this virtual environment. If 0, this procedure will not initialize the PAL
virtual environment buffer. On a multiprocessor system, the VMM must
wait until this procedure completes on the first logical processor before
calling this procedure on additional logical processors; otherwise pro-
cessor operation is undefined.
fr_pmc
1
If 1, for virtualization intercepts the performance counters are disabled
by setting PSR.up and pp to 0, see
Section 11.7.3.1, “PAL Virtualiza-
tion Intercept Handoff State” on page 2:333
for details on PSR settings
at virtualization intercepts; for all other IVA-based interruptions PSR.pp
and up are set according to Interruption State column described in Pro-
cessor Status Field table described in
. The VMM must have DCR.pp equal to 0
when the
fr_pmc
option is 1, whenever the IVA control register on the
logical processor is set to point to the per-virtual-processor host IVT.
See
Section 11.7.2, “Interruption Handling in a Virtual Environment” on
and
Table 11-21, “IVA Settings after PAL Virtualiza-
tion-related Procedures and Services” on page 2:332
for details on
per-virtual-processor host IVT.
If 0, PSR.pp and up are set according to Interruption State column
described in Processor Status Field table described in
cessor Status Register Fields” on page 2:24
be
2
Big-endian – Indicates the endian setting of the VMM. If 1, the values in
the VPD are stored in big-endian format and the PAL services calls are
made with PSR.be bit equal to 1. If 0, the values in the VPD are stored
in little-endian format and the PAL services calls are made with PSR.be
bit equal to 0. The VMM must match DCR.be with the value set in this
field when the IVA control register on the logical processor is set to
point to the per-virtual-processor host IVT. See
ruption Handling in a Virtual Environment” on page 2:331
and
Table 11-21, “IVA Settings after PAL Virtualization-related Procedures
and Services” on page 2:332
for details on per-virtual-processor host
IVT.
Reserved
7:3
Reserved.
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...