![Intel ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3 Manual Download Page 1287](http://html.mh-extra.com/html/intel/itanium-architecture-software-developers-volume-3-rev-2-3/itanium-architecture-software-developers-volume-3-rev-2-3_manual_20734041287.webp)
3:388
Volume 3: Resource and Dependency Semantics
Rule 2. These instructions only read CFM when they access a rotating GR, FR, or PR.
only access CFM when their qualifying
predicate is in the rotating region.
Rule 3. These instructions use a general register value to determine the specific indirect
register accessed. These instructions only access the register resource specified
by the value in bits {7:0} of the dynamic value of the index register.
Rule 4. These instructions only read the given resource when bits {7:0} of the indirect
index register value
does not
match the register number of the resource.
Rule 5. All rules are implementation specific.
Rule 6. There is a dependency only when both the index specified by the reader and
the index specified by the writer have the same value in bits {63:61}.
Rule 7. These instructions access the specified resource only when the corresponding
mask bit is set.
Rule 8. PSR.dfh is only read when these instructions reference FR32-127. PSR.dfl is
only read when these instructions reference FR2-31.
Rule 9. PSR.mfl is only written when these instructions write FR2-31. PSR.mfh is only
written when these instructions write FR32-127.
Rule 10.The PSR.bn bit is only accessed when one of GR16-31 is specified in the
instruction.
Rule 11.The target predicates are written independently of PR[qp], but source registers
are only read if PR[qp] is true.
Rule 12.This instruction only reads the specified predicate register when that register is
the PR[qp].
Rule 13.This reference to ld-c only applies to the GR whose value is loaded with data
returned from memory, not the post-incremented address register. Thus, a stop
is still required between a post-incrementing ld-c and a consumer that reads
the post-incremented GR.
Rule 14.The RSE resource includes implementation-specific internal state. At least one
(and possibly more) of these resources are read by each instruction listed in the
class. At least one (and possibly more) of these resources are
written by each instruction listed in the
class. To determine exactly
which instructions read or write each individual resource, see the corresponding
instruction pages.
Rule 15.This class represents all instructions marked as Reserved if PR[qp] is 1 B-type
instructions as described in
“Format Summary” on page 3:294
.
Rule 16.This class represents all instructions marked as Reserved if PR[qp] is 1
instructions as described in
“Format Summary” on page 3:294
.
Rule 17.CR[TPR] has a RAW dependency only between
and
or ssm instructions that set PSR.i, PSR.pp or PSR.up.
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...