Volume 3: Resource and Dependency Semantics
3:393
mov-to-CR-DCR
[Field(cr3) == DCR]
mov-to-CR-EOI
[Field(cr3) == EOI]
mov-to-CR-IFA
[Field(cr3) == IFA]
mov-to-CR-IFS
[Field(cr3) == IFS]
mov-to-CR-IHA
[Field(cr3) == IHA]
mov-to-CR-IIB
[Field(cr3) in {IIB0 IIB1}]
mov-to-CR-IIM
[Field(cr3) == IIM]
mov-to-CR-IIP
[Field(cr3) == IIP]
mov-to-CR-IIPA
[Field(cr3) == IIPA]
mov-to-CR-IPSR
[Field(cr3) == IPSR]
mov-to-CR-IRR
[Field(cr3) in {IRR0 IRR1 IRR2 IRR3}]
mov-to-CR-ISR
[Field(cr3) == ISR]
mov-to-CR-ITIR
[Field(cr3) == ITIR]
mov-to-CR-ITM
[Field(cr3) == ITM]
mov-to-CR-ITO
[Field(cr3) == ITO]
mov-to-CR-ITV
[Field(cr3) == ITV]
mov-to-CR-IVA
[Field(cr3) == IVA]
mov-to-CR-IVR
[Field(cr3) == IVR]
mov-to-CR-LID
[Field(cr3) == LID]
mov-to-CR-LRR
[Field(cr3) in {LRR0 LRR1}]
mov-to-CR-PMV
[Field(cr3) == PMV]
mov-to-CR-PTA
[Field(cr3) == PTA]
mov-to-CR-TPR
[Field(cr3) == TPR]
mov-to-IND
mov_indirect[Format in {
mov-to-IND-CPUID
[Field(ireg) == cpuid]
mov-to-IND-DBR
[Field(ireg) == dbr]
mov-to-IND-IBR
[Field(ireg) == ibr]
mov-to-IND-PKR
[Field(ireg) == pkr]
mov-to-IND-PMC
[Field(ireg) == pmc]
mov-to-IND-PMD
[Field(ireg) == pmd]
mov-to-IND-priv
mov-to-IND-RR
[Field(ireg) == rr]
mov-to-interruption-CR
,
,
,
mov-to-PR
mov-to-PR-allreg
mov_pr[Format in {
}]
mov-to-PR-rotreg
}]
mov-to-PSR-l
mov_psr[Format in {
mov-to-PSR-um
mux
mux1, mux2
non-access
, tpa, tak
none
-
pack
pack2, pack4
padd
padd1, padd2, padd4
pavg
pavg1, pavg2
Table 5-5.
Instruction Classes (Continued)
Class
Events/Instructions
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...