3:294
Volume 3: Instruction Formats
4.1
Format Summary
All instructions in the instruction set are 41 bits in length. The leftmost 4 bits (40:37) of
each instruction are the major opcode.
shows the major opcode assignments
for each of the 5 instruction types — ALU (A), Integer (I), Memory (M), Floating-point
(F), and Branch (B). Bundle template bits are used to distinguish among the 4 columns,
so the same major op values can be reused in each column.
Unused major ops (appearing as blank entries in
) behave in one of four ways:
• Ignored major ops (white entries in
) execute as
nop
instructions.
Table 4-2.
Template Field Encoding and Instruction Slot Mapping
Template
Slot 0
Slot 1
Slot 2
00
M-unit
I-unit
I-unit
01
M-unit
I-unit
I-unit
02
M-unit
I-unit
I-unit
03
M-unit
I-unit
I-unit
04
M-unit
L-unit
X-unit
a
05
M-unit
L-unit
X-unit
06
07
08
M-unit
M-unit
I-unit
09
M-unit
M-unit
I-unit
0A
M-unit
M-unit
I-unit
0B
M-unit
M-unit
I-unit
0C
M-unit
F-unit
I-unit
0D
M-unit
F-unit
I-unit
0E
M-unit
M-unit
F-unit
0F
M-unit
M-unit
F-unit
10
M-unit
I-unit
B-unit
11
M-unit
I-unit
B-unit
12
M-unit
B-unit
B-unit
13
M-unit
B-unit
B-unit
14
15
16
B-unit
B-unit
B-unit
17
B-unit
B-unit
B-unit
18
M-unit
M-unit
B-unit
19
M-unit
M-unit
B-unit
1A
1B
1C
M-unit
F-unit
B-unit
1D
M-unit
F-unit
B-unit
1E
1F
a. The MLX template was formerly called MLI, and for compatibility, the X slot may encode break.i and nop.i in
addition to any X-unit instruction.
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...