![Intel ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3 Manual Download Page 122](http://html.mh-extra.com/html/intel/itanium-architecture-software-developers-volume-3-rev-2-3/itanium-architecture-software-developers-volume-3-rev-2-3_manual_2073404122.webp)
Volume 1, Part 1: IA-32 Application Execution Model in an Intel
®
Itanium
®
System Environment
1:111
Section 6.2.2, “IA-32 Application Register State Model” for a description of the
register state mapping.
• Segmentation is disabled. No segmentation protection checks are applied nor are
segment bases added to compute virtual addresses. All computed addresses are
virtual addresses.
• 2
64
virtual addresses can be generated and memory management is used for all
memory and I/O references.
6.2.1.2
IA-32 Instruction Set Execution
While the processor is executing the IA-32 instruction set (PSR.is is 1) within the
Itanium System Environment, the IA-32 application architecture as defined by the
Pentium
III
processor is used, namely:
• IA-32 16/32-bit application level, MMX technology, and SSE instructions are
fetched, decoded, and executed by the processor. Instructions are confined to
32/16-bit operations.
• Only IA-32 application level register state is visible (i.e. IA-32 general registers,
MMX technology, and SSE registers, selectors, EFLAGS, FP registers and FP control
registers). Itanium application and control register state is not visible, e.g. branch,
predicate, application, control, debug, test, and performance monitor registers.
• IA-32, Real Mode, VM86 and Protected Mode segmentation is in effect. Segment
protection checks are applied and virtual addresses generated according to IA-32
segmentation rules. GDT and LDT segments are defined to support IA-32
segmented applications. Segmented 16- and 32-bit code is fully supported.
• Virtual addresses are confined to the lower 4G bytes of virtual region 0. Itanium
architecture memory management is used to translate virtual to physical addresses
for all IA-32 instruction set memory and I/O Port references.
• Instruction and Data memory references are forced to be little-endian. Memory
ordering uses the Pentium
III
processor memory ordering model.
• IA-32 operating system resources; IA-32 paging, MTRRs, IDT, control registers,
debug registers and privileged instructions are superseded by resources defined in
the Itanium architecture. All accesses to these resources result in an interception
fault.
6.2.1.3
Instruction Set Transitions
The following section summarizes behavior for each instruction set transition. Detailed
instruction description on
jmpe
(IA-32 instruction) and
br.ia
(Itanium instruction)
should be consulted for details.
Operating systems can disable instruction set transitions (
jmpe
and
br.ia
) by setting
PSR.di to one. If PSR.di is one, execution of
jmpe
or
br.ia
results in a Disabled
Instruction Set Transition Fault. System level instruction set transitions due to either
rfi
or an interruption ignore the state of PSR.di (defined in
Status Register (PSR)” on page 2:23
).
6.2.1.3.1
JMPE Instruction
jmpe
reg16/32;
jmpe disp16/32
is used to jump and transfer control to the Itanium
instruction set. There are two forms; register indirect and absolute. The absolute form
computes the Itanium target virtual address as follows:
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...