Volume 1, Part 1: IA-32 Application Execution Model in an Intel
®
Itanium
®
System Environment
1:113
Protected Mode into the Itanium instruction set. Mode transitions between IA-32 Real
Mode, Protected Mode and VM86 definitions are the same as those defined in the
Intel
®
64 and IA-32 Architectures Software Developer’s Manual
.
Itanium architecture-based interface code is responsible for setting up and loading a
consistent Protected Mode, Real Mode, or VM86 environment (e.g. loading segment
selectors and descriptors, etc.) as defined in
“Segment Descriptor and Environment
. The processor applies additional segment descriptor checks
to ensure operations are performed in a consistent manner.
6.2.2
IA-32 Application Register State Model
and
, IA-32 general purpose registers, segment
selectors, and segment descriptors, are mapped into the lower 32-bits of Itanium
general purpose registers GR8 to GR31. The floating-point register stack, MMX
technology, and SSE registers are mapped on Itanium floating-point registers FR8 to
FR31.
To promote straight-forward parameter passing, integer and IEEE floating-point register
and memory data types are binary compatible between both IA-32 and Itanium
instruction sets.
Figure 6-1.
Instruction Set Mode Transitions
Itanium
Instruction Set
IA-32
Real Mode
IA-32
VM86
IA-32
Protected Mode
!PSR.is
!PSR.is
!PSR.is
PSR.is &
PSR.is &
PSR.is &
CR0.pe &
!EFLAG.vm
CR0.pe & EFLAG.vm
!CR0.pe
PSR.is &
CR0.pe & EFLAG.vm
PSR.is &
CR0.pe &
!EFLAG.vm
PSR.is &
!CR0.pe
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...