![Intel ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3 Manual Download Page 80](http://html.mh-extra.com/html/intel/itanium-architecture-software-developers-volume-3-rev-2-3/itanium-architecture-software-developers-volume-3-rev-2-3_manual_2073404080.webp)
Volume 1, Part 1: Application Programming Model
1:69
moved out of the loop by the compiler. This behavior ensures that if the check load fails
on one iteration, then the check load will not necessarily fail on all subsequent
iterations. Whenever a new entry is inserted into the ALAT or when the contents of an
entry are updated, the information written into the ALAT only uses information from the
check load and does not use any residual information from a prior entry. The non-clear
variant of
chk.a
,
chk.a.nc
, does not allocate entries and the ‘
nc
’ completer acts as a
hint to the processor that the entry should not be cleared.
summarize state and instructions relating to data
speculation.
4.4.6
Memory Hierarchy Control and Consistency
4.4.6.1
Hierarchy Control and Hints
Memory access instructions are defined to specify whether the data being accessed
possesses temporal locality. In addition, memory access instructions can specify which
levels of the memory hierarchy are affected by the access. This leads to an architectural
view of the memory hierarchy depicted in
composed of zero or more levels
of cache between the register files and memory where each level may consist of two
parallel structures: a temporal structure and a non-temporal structure. Note that this
view applies to data accesses and not instruction accesses.
Table 4-16.
State Relating to Data Speculation
Structure
Function
ALAT
Advanced load address table
Table 4-17.
Instructions Relating to Data Speculation
Mnemonic
Operation
ld.a, ldf.a, ldfp.a
GR and FR advanced load
st, st.rel, st.spill, stf, stf.spill
GR and FR store
cmpxchg, fetchadd, xchg
GR semaphore
ld.c.clr, ld.c.clr.acq, ldf.c.clr,
ldfp.c.clr
GR and FR check load, clear on ALAT hit
ld.c.nc, ldf.c.nc, ldfp.c.nc
GR and FR check load, re-allocate on ALAT miss
ld.sa, ldf.sa, ldfp.sa
GR and FR speculative advanced load
chk.a.clr, chk.a.nc
GR and FR advanced load check
invala
Invalidate all ALAT entries
invala.e
Invalidate individual ALAT entry for GR or FR
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...