3:392
Volume 3: Resource and Dependency Semantics
mov-from-IND
mov_indirect[Format in {
}]
mov-from-IND-CPUID
mov-from-IND-DBR
[Field(ireg) == dbr]
mov-from-IND-IBR
[Field(ireg) == ibr]
mov-from-IND-PKR
[Field(ireg) == pkr]
mov-from-IND-PMC
[Field(ireg) == pmc]
mov-from-IND-PMD
[Field(ireg) == pmd]
mov-from-IND-priv
[Field(ireg) in {dbr ibr pkr pmc rr}]
mov-from-IND-RR
[Field(ireg) == rr]
mov-from-interruption-CR
,
,
,
mov-from-PR
mov_pr[Format in {
mov-from-PSR
mov_psr[Format in {
}]
mov-from-PSR-um
mov_um[Format in {
}]
mov-ip
mov_ip[Format in {
}]
mov-to-AR
mov-to-AR-BSP
[Field(ar3) == BSP]
mov-to-AR-BSPSTORE
[Field(ar3) == BSPSTORE]
mov-to-AR-CCV
[Field(ar3) == CCV]
mov-to-AR-CFLG
[Field(ar3) == CFLG]
mov-to-AR-CSD
[Field(ar3) == CSD]
mov-to-AR-EC
[Field(ar3) == EC]
mov-to-AR-EFLAG
[Field(ar3) == EFLAG]
mov-to-AR-FCR
[Field(ar3) == FCR]
mov-to-AR-FDR
[Field(ar3) == FDR]
mov-to-AR-FIR
[Field(ar3) == FIR]
mov-to-AR-FPSR
[Field(ar3) == FPSR]
mov-to-AR-FSR
[Field(ar3) == FSR]
mov-to-AR-gr
[Format in {I26}]
mov-to-AR-I
mov_ar[Format in {
mov-to-AR-ig
[Field(ar3) in {48-63 112-127}]
mov-to-AR-IM
mov_ar[Format in {
mov-to-AR-ITC
[Field(ar3) == ITC]
mov-to-AR-K
[Field(ar3) in {K0 K1 K2 K3 K4 K5 K6 K7}]
mov-to-AR-LC
[Field(ar3) == LC]
mov-to-AR-M
mov_ar[Format in {
mov-to-AR-PFS
[Field(ar3) == PFS]
mov-to-AR-RNAT
[Field(ar3) == RNAT]
mov-to-AR-RSC
[Field(ar3) == RSC]
mov-to-AR-RUC
[Field(ar3) == RUC]
mov-to-AR-SSD
[Field(ar3) == SSD]
mov-to-AR-UNAT
[Field(ar3) == UNAT]
mov-to-BR
mov_br[Format in {
mov-to-CR
mov_cr[Format in {
mov-to-CR-CMCV
[Field(cr3) == CMCV]
Table 5-5.
Instruction Classes (Continued)
Class
Events/Instructions
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...