4:426
Volume 4: IA-32 Intel
®
MMX™ Technology Instruction Reference
PCMPGTB/PCMPGTW/PCMPGTD—Packed Compare for Greater Than
Description
Compare the individual signed data elements (bytes, words, or doublewords) in the
destination operand (first operand) to the corresponding signed data elements in the
source operand (second operand). (See
.) If a data element in the
destination operand is greater than its corresponding data element in the source
operand, the data element in the destination operand is set to all ones; otherwise, it is
set to all zeros. The destination operand must be an MMX technology register; the
source operand may be either an MMX technology register or a 64-bit memory location.
The PCMPGTB instruction compares the signed bytes in the destination operand to the
corresponding signed bytes in the source operand, with the bytes in the destination
operand being set according to the results.
The PCMPGTW instruction compares the signed words in the destination operand to the
corresponding signed words in the source operand, with the words in the destination
operand being set according to the results.
The PCMPGTD instruction compares the signed doublewords in the destination operand
to the corresponding signed doublewords in the source operand, with the doublewords
in the destination operand being set according to the results.
Opcode
Instruction
Description
0F 64 /r
PCMPGTB
mm, mm/m64
Compare packed bytes in
mm
with packed bytes in
mm/m64
for greater value.
0F 65 /r
PCMPGTW
mm, mm/m64
Compare packed words in
mm
with packed words in
mm/m64
for greater value.
0F 66 /r
PCMPGTD
mm, mm/m64
Compare packed doublewords in
mm
with packed
doublewords in
mm/m64
for greater value.
Figure 3-11. Operation of the PCMPGTW Instruction
3006021
PCMPGTW mm, mm/m64
mm
mm/m64
mm
0000000000000000
0000000000000000
0000000000000000
0000000000000001
0000000000000000
1111111111111111
0000000000000111
0111000111000111
0000000000000000
0111000111000111
0111000111000111
0000000000000000
False
False
True
False
>
>
>
>
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...