![Intel ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3 Manual Download Page 350](http://html.mh-extra.com/html/intel/itanium-architecture-software-developers-volume-3-rev-2-3/itanium-architecture-software-developers-volume-3-rev-2-3_manual_2073404350.webp)
2:102
Volume 2, Part 1: Interruptions
branch-related traps, IIP is written with the target of the branch; for all other
traps, IIP is written with the address of the bundle or IA-32 instruction
containing the next sequential instruction.
• IIPA receives the IP of the last successfully executed Itanium instruction. For
IA-32 instructions, IIPA receives the IP of the faulting or trapping IA-32
instruction.
• The interruption resources IFA, IIB0-1, IIM, IHA, and ITIR are written with
information specific to the particular fault, trap, or interruption taken. These
registers serve as parameters to each of the interruption vectors. The IFS valid
bit (IFS.v) is cleared. All other bits in the IFS are undefined.
If PSR.ic is in-flight:
• Interruption state may or may not be collected in IIP, IPSR, IIPA, ITIR, IFA, IIM,
IIB0-1 and IHA.
• The value of IFS (including IFS.v) is undefined.
2. ISR bits are overwritten on all interruptions except for a Data Nested TLB fault.
The instruction slot which caused the interruption is saved in ISR.ei (2 for traps, 1
for other interruptions, on the L+X instruction of an MLX). For IA-32 code, ISR.ei
is set to 0. If PSR.ic is 0 or in-flight when the interruption occurs, ISR.ni is set to
1. Otherwise, ISR.ni is set to 0. ISR.ni is always 0 for interruptions taken in IA-32
code.
3. The defined bits in the PSR are set to zero except as follows:
• PSR.up, PSR.mfl, PSR.mfh, PSR.pk, PSR.dt, PSR.rt, PSR.mc, and PSR.it are
unchanged for all interruptions.
• PSR.be is set to the value of the default endian bit (DCR.be). If DCR.be is
in-flight at the time of interruption, PSR.be may receive either the old value of
DCR.be or the in-flight value.
• PSR.pp is set to the value of the default privileged performance monitor bit
(DCR.pp). If DCR.pp is in-flight at the time of interruption, PSR.pp may receive
either the old value of DCR.pp or the in-flight value.
Since PSR.cpl is set to zero, the processor will execute at the most privileged level.
4. RSE.CFLE is set to zero.
5. IP gets the appropriate IVA vector for the interruption. If IVA is in-flight at the
time of interruption, IP receives either the vector specified by the old IVA value or
the vector specified by the in-flight value.
6. The processor performs an instruction serialization and execution of Itanium
instructions begins at the IP obtained in step 5 above. The instruction
serialization event ensures that all previous control register changes and side
effects due to such changes are visible to the first instruction of the interruption
handler.
5.5.1
Efficient Interruption Handling
A set of 16 banked registers are provided by the processor to assist in the efficient
processing of low-level Itanium interruptions and instruction emulation. These registers
allow a low-level routine to have immediate access to a small set of static registers
without having to save and restore their contents to memory at the start and end of
each handler. The extra bank of registers exists in the same name space as the normal
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...