![Intel ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3 Manual Download Page 1064](http://html.mh-extra.com/html/intel/itanium-architecture-software-developers-volume-3-rev-2-3/itanium-architecture-software-developers-volume-3-rev-2-3_manual_20734041064.webp)
Volume 3: Instruction Reference
3:165
lfetch
A faulting
lfetch
to an unimplemented address results in an Unimplemented Data
Address fault. A non-faulting
lfetch
to an unimplemented address does not take the
fault and will not issue a prefetch request, but, if specified, will perform a register
post-increment.
Both the non-faulting and the faulting forms of
lfetch
can be used speculatively. The
purpose of raising faults on the faulting form is to allow the operating system to resolve
problems with the address to the extent that it can do so relatively quickly. If problems
with the address cannot be resolved quickly, the OS simply returns to the program, and
forces the data prefetch to be skipped over.
Specifically, if a faulting
lfetch
takes any of the listed faults (other than Illegal
Operation fault), the operating system must handle this fault to the extent that it can
do so relatively quickly and invisibly to the interrupted program. If the fault cannot be
handled quickly or cannot be handled invisibly (e.g., if handling the fault would involve
terminating the program), the OS must return to the interrupted program, skipping
over the data prefetch. This can easily be done by setting the IPSR.ed bit to 1 before
executing an
rfi
to go back to the process, which will allow the
lfetch.fault
to
perform its base register post-increment (if specified), but will suppress any prefetch
request and hence any prefetch-related fault. Note that the OS can easily identify that a
faulting
lfetch
was the cause of the fault by observing that ISR.na is 1, and
ISR.code{3:0} is 4. The one exception to this is the Illegal Operation fault, which can
be caused by an
lfetch.fault
if base register post-increment is specified, and the
base register is outside of the current stack frame, or is GR0. Since this one fault is not
related to the prefetch aspect of
lfetch.fault
, but rather to the base update portion,
Illegal Operation faults on
lfetch.fault
should be handled the same as for any other
instruction.
Table 2-38.
lfhint
Mnemonic Values
lfhint
Mnemonic
Interpretation
none
Temporal locality, level 1
nt1
No temporal locality, level 1
nt2
No temporal locality, level 2
nta
No temporal locality, all levels
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...