External Signals
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
12-37
PE29
MII2-CRS
Hi-Z
U7
Bidirectional
(optional:
open-drain)
General-Purpose I/O Port E Bit 29
MII2-CRS —Media-independent interface 2, carrier receive sense
PE28
TOUT3
MII2-COL
Hi-Z
R7
Bidirectional
(optional:
open-drain)
General-Purpose I/O Port E Bit 28
TOUT3—Timer 3 output.
MII2-COL—Media-independent interface 2 collision
PE27
L1RQB
MII2-RXER
RMII2-RXER
Hi-Z
T6
Bidirectional
(optional:
open-drain)
General-Purpose I/O Port E Bit 27
L1RQB—D-channel request signal for serial interface TDMb.
MII2-RXER —Media-independent interface 2, receive error.
RMII2-RXER—Reduced media-independent interface 2, receive
error.
PE26
L1CLKOB
MII2-RXDV
RMII2-CRS_D
V
Hi-Z
T2
Bidirectional
(optional:
open-drain)
General-Purpose I/O Port E Bit 26
L1CLKOB—Clock output from the serial interface TDMb.
MII2-RXDV—Media-independent interface 2, receive data valid.
RMII2-CRS_DV—Reduced media-independent interface 2,
carrier receive sense or data valid.
PE25
RXD4
MII2-RXD3
L1ST2
Hi-Z
R4
Bidirectional
(optional:
open-drain)
General-Purpose I/O Port E Bit 25
RXD4—Receive data input for SCC4.
MII2-RXD3—Media-independent interface 2, receive data 3.
L1ST2—One of four output strobes that can be generated by the
serial interface.
PE24
SMRXD1
BRGO1
MII2-RXD2
Hi-Z
U8
Bidirectional
(optional:
open-drain)
General-Purpose I/O Port E Bit 24
SMRXD1—SMC1 receive data input.
BRGO1—Output clock of BRG1.
MII2-RXD2—Media-independent interface 2, receive data 2.
PE23
TXD4
MII2-RXCLK
L1ST1
Hi-Z
U4
Bidirectional
(optional:
open-drain)
General-Purpose I/O Port E Bit 23
TXD4—Transmit data for serial channel 4.
MII2-RXCLK—Media-independent interface 2, receive clock.
L1ST1—One of four output strobes that can be generated by the
serial interface.
PE22
TOUT2
MII2-RXD1
RMII2-RXD1
SDACK1
Hi-Z
P4
Bidirectional
(optional:
open-drain)
General-Purpose I/O Port E Bit 22
TOUT2—Timer 2 output.
MII2-RXD1—Media-independent interface 2, receive data 1.
RMII2-RXD1—Reduced media-independent interface 2, receive
data 1.
SDACK1—SDMA acknowledge 1 output that is used as a
peripheral interface signal for IDMA emulation, or as a CAM
interface signal for Ethernet.
PE21
TOUT1
MII2-RXD0
RMII2-RXD0
Hi-Z
T9
Bidirectional
(optional:
open-drain)
General-Purpose I/O Port E Bit 21
TOUT1—Timer 1 output.
MII2-RXD0—Media-independent interface 2, receive data 0.
RMII2-RXD0—Reduced media-independent interface 2, receive
data 0.
PE20
MII2-TXER
Hi-Z
U3
Bidirectional
(optional:
open-drain)
General-Purpose I/O Port E Bit 20
MII2-TXER - Media independent interface 2, transmit error.
Table 12-2. MPC875/MPC870 Signal Descriptions (continued)
Name
Hard
Reset
Number
Type
Description
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...