SEC Lite Execution Units
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
48-21
Table 48-10
describes MDEU Interrupt Status Register fields.
48.2.9
MDEU EU_GO Register
The EU_GO Register in the MDEU, see
Figure 48-16
, is used to indicate an authentication operation may
be completed. After the final message block is written to the input FIFO, the EU-GO Register must be
written. The value in the data size register will be used to determine how many bits of the final message
block (always 512) will be processed. Note that this register has no data size, and during the write
operation, the host data bus is not read. Hence, any data value is accepted. Normally, a write operation with
a zero data value is performed. Moreover, no read operation from this register is meaningful, but no error
is generated, and a zero value is always returned. Writing to this register is merely a trigger causing the
MDEU to process the final block of a message, allowing it to signal DONE.
Table 48-11. MDEU Interrupt Control Register Field Descriptions
Bits
Name
Description
0
ME
Mode Error. An illegal value was detected in the mode register.
0 Mode error enabled
1 Mode error disabled
1
AE
Address Error. An illegal read or write address was detected within the MDEU address
space.
0 Address error enabled
1 Address error disabled
2–4
—
Reserved
5
IFO
Input FIFO Overflow. The MDEU input FIFO has been pushed while full.
0 Input FIFO overflow error enabled
1 Input FIFO overflow error disabled
6–10
—
Reserved
11
IE
Internal Error. An internal processing error was detected while performing hashing.
0 Internal error enabled
1 Internal error disabled
12
ERE
Early Read Error. The MDEU register was read while the MDEU was performing
hashing.
0 Early read error enabled
1 Early read error disabled
13
CE
Context Error. The MDEU key register, the key size register, the data size register, or
the mode register, was modified while the MDEU was performing hashing.
0 Context error enabled
1 Context error disabled
14
KSE
Key Size Error. A value outside the bounds 512 bits was written to the MDEU key size
register
0 Key size error enabled
1 Key size error disabled
15
DSE
Data Size Error. An inconsistent value was written to the MDEU data size register:
0 Data size error enabled
1 Data size error disabled
16–31
—
Reserved
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...