Fast Ethernet Controller (FEC)
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
45-29
45.3.2.19 DMA Function Code Register (FUN_CODE)
The FUN_CODE register, shown in
Figure 45-23
, contains the function code and byte order fields to be
used during each transfer between the DMA and the SDMA interface. These bits can be written/read by
the user.
Table 45-27
describes FUN_CODE fields.
45.3.2.20 Receive Control Register (R_CNTRL)
The R_CNTRL register, shown in
Figure 45-24
, is programmed by the user to control the operational
mode of the receive block.
0
1
2
3
4
5
6
7
8
15
Field —
DATA_BO0
DATA_BO1
DESC_BO0 DESC_BO1 FC1 FC2 FC3
—
Reset
Undefined
R/W
R/W
Addr
0x0F34 (FEC1) & 0x1F34 (FEC2)
16
31
Field
—
Reset
Undefined
R/W
R/W
Addr
0x0F36 (FEC1) & 0x1F36 (FEC2)
Figure 45-23. FUN_CODE Register
Table 45-27. FUN_CODE Field Descriptions
Bits
Name
Description
0
—
Reserved. This bit reads as zero.
1–2
DATA_BO
Byte order. Supplied to the SDMA interface during receive and transmit data DMA transfers.
0x Reserved
1x Big-endian (Motorola) or true little-endian (DEC or Intel) byte ordering. Considering each
word in the buffer, data bytes are received or transmitted from address 0b00 to 0b11. This is
because communication is byte-oriented, and byte reads and writes are identical in big- and
little-endian modes
3–4
DESC_BO The byte order field supplied to the SDMA interface during receive and transmit open descriptor
DMA transfers, and during close descriptor DMA transfers.
0x Reserved
1x Big-endian (Motorola) or true little-endian (DEC or Intel) byte ordering. Considering each
word in the buffer, data bytes are received or transmitted from address 0b00 to 0b11. [This
is because reception or transmission in communications is byte-oriented and byte reads
and writes are identical in big-endian and little-endian modes].
5–7
FC
The function code field supplied to the SDMA interface during all DMA transfers.
8–31
—
Reserved. These bits read as zero.
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...