MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
xvii
Contents
Paragraph
Number
Title
Page
Number
Chapter 14
Clocks and Power Control
14.1
Features .......................................................................................................................... 14-1
14.2
Clock Module ................................................................................................................ 14-3
14.2.1
External Reference Clocks......................................................................................... 14-3
14.2.2
Digital Phase Lock Loop and Interface ..................................................................... 14-4
14.2.3
DPLL Reset Configuration ........................................................................................ 14-6
14.2.4
Crystal Oscillator Support (EXTAL and XTAL)....................................................... 14-7
14.3
Clock Signals ................................................................................................................. 14-8
14.3.1
Clocks Derived from the DPLL Output..................................................................... 14-9
14.3.1.1
Internal General System Clocks (GCLK1C, GCLK2C, GCLK1, GCLK2)........ 14-10
14.3.1.2
Memory Controller and External Bus Clocks
(GCLK1_50, GCLK2_50, CLKOUT)............................................................. 14-11
14.3.1.3
CLKOUT Special Considerations: 1:2:1 Mode................................................... 14-13
14.3.1.4
Baud Rate Generator Clock (BRGCLK) ............................................................. 14-13
14.3.1.5
Synchronization Clock (SYNCCLK, SYNCCLKS) ........................................... 14-13
14.3.2
PIT Clock (PITCLK) ............................................................................................... 14-14
14.3.3
Time Base and Decrementer Clock (TMBCLK) ..................................................... 14-15
14.4
Power Distribution ....................................................................................................... 14-15
14.4.1
I/O Buffer Power (VDDH) ...................................................................................... 14-16
14.4.2
Internal Logic Power (VDDL)................................................................................. 14-16
14.4.3
Clock Synthesizer Power (VDDSYN, VSSSYN, VSSSYN1) ................................ 14-16
14.5
Power Control ............................................................................................................. 14-17
14.5.1
Normal High Mode.................................................................................................. 14-17
14.5.2
Normal Low Mode................................................................................................... 14-17
14.6
Clock and Power Control Registers ............................................................................. 14-18
14.6.1
System Clock and Reset Control Register (SCCR) ................................................. 14-18
14.6.2
PLL and Reset Control Register (PLPRCR)............................................................ 14-21
Chapter 15
Memory Controller
15.1
Features .......................................................................................................................... 15-1
15.2
Basic Architecture.......................................................................................................... 15-4
15.3
Chip-Select Programming Common to the GPCM and UPM ....................................... 15-6
15.3.1
Address Space Programming..................................................................................... 15-7
15.3.2
Register Programming Order..................................................................................... 15-7
15.3.3
Memory Bank Write Protection................................................................................. 15-7
15.3.4
Address Type Protection ............................................................................................ 15-7
15.3.5
8-, 16-, and 32-Bit Port Size Configuration............................................................... 15-7
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...