System Development and Debugging
MPC885 PowerQUICC Family Reference Manual, Rev. 2
53-38
Freescale Semiconductor
53.5.1.4
Load/Store Support Comparators Control Register (LCTRL1)
The load/store support comparators control register (LCTRL1), shown in
Figure 53-19
, is used to
configure load/store address breakpoint operations.
20
SIW0EN
Software trap enable selection of instruction watchpoints 0–3.
0 Trap disabled (reset value)
1 Trap enabled
21
SIW1EN
22
SIW2EN
23
SIW3EN
24
DIW0EN
Development port trap enable selection of the instruction watchpoints 0–3 (read-only bit).
0 Trap disabled (reset value)
1 Trap enabled
25
DIW1EN
26
DIW2EN
27
DIW3EN
28
IFM
Ignore first match, only for instruction breakpoints.
0 Do not ignore first match, used for “go to x” (reset value).
1 Ignore first match (used for “continue”).
29–31
ISCT_SER
Instruction fetch show cycle/core serialize control. Changing the instruction show cycle
programming takes effect only from the second instruction after the
mtspr[ICTRL]
.
000 Core is fully serialized; show cycle is performed for all fetched instructions (reset
value).
001 Core is fully serialized; show cycle is performed for all changes in program flow.
010 Core is fully serialized; show cycle is performed for all indirect changes in program
flow.
011 Core is fully serialized; no show cycles is performed for fetched instructions.
100 Illegal.
101 Core is not serialized (normal mode); show cycle is performed for all changes in
the program flow.
If the fetch of the target of a direct branch is aborted by the core
(because of an exception), the target is not always visible on the external pins.
Program trace is not affected by this phenomenon.
110 Core is not serialized (normal mode; show cycle is performed for all indirect
changes in program flow.
111 Core is not serialized (normal mode); no show cycle is performed for fetched
instructions.
When ISCT_SER = 010 or 110, the STS functionality of OP2/MODCK1/STS must be
enabled by writing 10 or 11 to SIUMCR[DBGC]. The address on the external bus should
be sampled only when STS is asserted.
Table 53-20. ICTRL Field Descriptions (continued)
Bits
Name
Description
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...