SCC HDLC Mode
MPC885 PowerQUICC Family Reference Manual, Rev. 2
23-22
Freescale Semiconductor
To program the general SCC mode register (GSMR), set the bits as described below:
•
Set MODE to HDLC mode (0b0000).
•
Configure CTSS to 1 and all other bits to zero or default.
•
Configure the DIAG bits for normal operation (0b00).
•
Configure RDCR and TDCR for 1
×
clock (0b00).
•
Configure TENC and RENC for NRZ (0b000).
•
Clear RTSM to send idles between frames.
•
Set GSMR_L[ENT, ENR] as the last step to begin operation.
23.14.6.2 HDLC Bus Controller Programming Example
Except for the above discussion in
Section 23.14.6.1, “Programming GSMR and PSMR for the HDLC Bus
Protocol,”
use the example in
Section 23.13.1, “SCC HDLC Programming Example #1.”
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...