UTOPIA Interface
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
43-5
43.3
UTOPIA Operation
The MPC885 can act as an ATM layer (master) or PHY layer (slave) per the ATM Forum UTOPIA level
1 or UTOPIA level 2 (version1.0) specification for a single- or multi-PHY ATM application. The UTOPIA
interface is implemented as an 8-bit bidirectional data bus or as two 8-bit unidirectional buses, using a
cell-level handshake, and operates at frequencies up to 50 MHz. The UTOPIA controller controls all
interface signals.
Table 43-2. UTOPIA Signal Groups
MPC885 UTOPIA
Signals (Generic
Names)
Location
Functional Signal Name Based on Specific UTOPIA Mode
Muxed
Split
1
Master
Master
Slave
Name
I/O
Name
I/O
Name
I/O
UTPB[7:0]
Port D
RxD_Mux[7:0]
and
TxD_Mux[7:0]
I/O
TxD_Split_M[7:0]
O
RxD_Split_S[7:0]
O
SOC
Port D
RxSOC_Mux
and
TxSOC_Mux
I/O
TxSOC_Split_M
O
RxSOC_Split_S
O
UtpClk
Port D
RxClk_Mux
and
TxClk_Mux
Opt
2
TxClk_Split_M
Opt
2
RxClk_Split_S
Opt
2
UtpClk_Aux
PCMCIA Port
A (OP[0])
—
-
RxClk_Split_M
Opt
3
TxClk_Split_S
Opt
3
TxEnb
Port D
TxEnb_Mux
O
TxEnb_Split_M
O
RxEnb_Split_S
I
RxEnb
Port D
RxEnb_Mux
O
RxEnb_Split_M
O
TxEnb_Split_S
I
TxClav
Port B
TxClav_Mux
I
TxClav_Split_M
I
RxClav_Split_S
O
RxClav
Port C
RxClav_Mux
I
RxClav_Split_M
I
TxClav_Split_S
O
TxAddr[4:0]
4
Port B
TxAddr_Mux
O
TxAddr_Split_M
O
RxAddr_Split_S
I
RxAddr[4:0]
4
Port B
RxAddr_Mux
O
RxAddr_Split_M
O
TxAddr_Split_S
I
UTPB_Aux[7:0]
PCMCIA Port
A (IP_A[7:0])
—
-
RxD_Split_M[7:0]
I
TxD_Split_S[7:0]
I
SOC_Aux
PCMCIA Port
A (WAIT_A)
—
-
RxSOC_Split_M
I
TxSOC_Split_S
I
1
In split bus mode, the receiver and the transmitter can be defined independently as master or slave; see the description
of UTMODE[RSL,TSL].
2
Optional, see the description for UTMODE[TCLK].
3
Optional, see the description for UTMODE[RCLK].
4
Available only in multi-PHY mode. The number of active address signals is defined by UTMODE[ADDPIN].
Summary of Contents for PowerQUICC MPC870
Page 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Page 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Page 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Page 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Page 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Page 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Page 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Page 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Page 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Page 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Page 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...